期刊文献+

Deterministic Circular Self Test Path 被引量:2

Deterministic Circular Self Test Path
原文传递
导出
摘要 Circular self test path (CSTP) is an attractive technique for testing digital integrated circuits(IC) in the nanometer era, because it can easily provide at-speed test with small test data volume and short test application time. However, CSTP cannot reliably attain high fault coverage because of difficulty of testing random-pattern-resistant faults. This paper presents a deterministic CSTP (DCSTP) structure that consists of a DCSTP chain and jumping logic, to attain high fault coverage with low area overhead. Experimental re- sults on ISCAS’89 benchmarks show that 100% fault coverage can be obtained with low area overhead and CPU time, especially for large circuits. Circular self test path (CSTP) is an attractive technique for testing digital integrated circuits(IC) in the nanometer era, because it can easily provide at-speed test with small test data volume and short test application time. However, CSTP cannot reliably attain high fault coverage because of difficulty of testing random-pattern-resistant faults. This paper presents a deterministic CSTP (DCSTP) structure that consists of a DCSTP chain and jumping logic, to attain high fault coverage with low area overhead. Experimental re- sults on ISCAS’89 benchmarks show that 100% fault coverage can be obtained with low area overhead and CPU time, especially for large circuits.
出处 《Tsinghua Science and Technology》 SCIE EI CAS 2007年第S1期20-25,共6页 清华大学学报(自然科学版(英文版)
基金 the National Natural Science Foundation of China (Nos. 60633060 and 60576031) the National Basic Research and Development (973) Program of China (No. 2005CB321604)
关键词 very large scale integration (VLSI) test built-in-self-test (BIST) circular self test path DETERMINISTIC very large scale integration (VLSI) test built-in-self-test (BIST) circular self test path deterministic
  • 相关文献

参考文献6

  • 1Gundolf Kiefer,Hans-Joachim Wunderlich.Deterministic BIST with Multiple Scan Chains[J].Journal of Electronic Testing (-).1999(1-2)
  • 2K?nemann B,Mucha J,Zwiehoff G.Built-in test for com- plex digital integrated circuits[].IEEE Journal of Solid State Circuits.1980
  • 3Stroud C E.Automated BIST for sequential logic synthesis[].IEEE Design and Test of Computers.1988
  • 4Corno F,Prinetto P,Sonza M,Reorda.Circular self-test path for FSMs[].IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems.1996
  • 5Touba N A.Circular BIST with state skipping[].IEEE Trans on Very Large Scale Integration (VLSI) Systems.2002
  • 6Chandra A,Chakrabarty K.System-on-a-chip test data compression and decompression architectures based on Golomb codes[].IEEE ACM International Conference on Computer Aided Design.2001

同被引文献1

引证文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部