期刊文献+

FELERION: a new approach for leakage power reduction

FELERION: a new approach for leakage power reduction
原文传递
导出
摘要 The circuit proposed in this paper simultaneously reduces the sub threshold leakage power and saves the state of art aspect of the logic circuits. Sleep transistors and PMOS-only logic are used to further reduce the leakage power. Sleep transistors are used as the keepers to reduce the sub threshold leakage current providing the low resistance path to the output. PMOS-only logic is used between the pull up and pull down devices to mitigate the leakage power further. Our proposed fast efficient leakage reduction circuit not only reduces the leakage current but also reduces the power dissipation. Power and delay are analyzed at the 32 nm BSIM4 model for a chain of four inverters, NAND, NOR and ISCAS-85 c17 benchmark circuits using DSCH3 and the Microwind tool. The simulation results reveal that our proposed approach mitigates leakage power by 90%–94% as compared to the conventional approach. The circuit proposed in this paper simultaneously reduces the sub threshold leakage power and saves the state of art aspect of the logic circuits. Sleep transistors and PMOS-only logic are used to further reduce the leakage power. Sleep transistors are used as the keepers to reduce the sub threshold leakage current providing the low resistance path to the output. PMOS-only logic is used between the pull up and pull down devices to mitigate the leakage power further. Our proposed fast efficient leakage reduction circuit not only reduces the leakage current but also reduces the power dissipation. Power and delay are analyzed at the 32 nm BSIM4 model for a chain of four inverters, NAND, NOR and ISCAS-85 c17 benchmark circuits using DSCH3 and the Microwind tool. The simulation results reveal that our proposed approach mitigates leakage power by 90%–94% as compared to the conventional approach.
出处 《Journal of Semiconductors》 EI CAS CSCD 2014年第12期57-61,共5页 半导体学报(英文版)
关键词 leakage power sleep transistors FELERION SCALING propagation delay power dissipation leakage power sleep transistors FELERION scaling propagation delay power dissipation
  • 相关文献

参考文献12

  • 1Borkar S. Design challenges of technology scaling. IEEE Microelectron, 2008, 19: 1891.
  • 2Mutoh S, Douseki T, Matsuya Y, et al. I-V power supply high speed digital circuit technology with multi-threshold voltage CMOS. IEEE J Solid-State Circuits, 1995,30: 847.
  • 3Narendra S, De V, Antoniadis D, et al. Scaling of stack effect and its application for leakage reduction. Proceedings of the International Symposium on low Power Electronics and Design, Digest of Technical Papers, 2001: 195.
  • 4Kawagudhi H, Nose K, Sakurai T. A super cut-off CMOS (SCCMOS) scheme for O.5-V supply voltage with pico ampere stand by current. IEEE J Solid-State Circuits, 2000, 35: 1498.
  • 5Wei L, Chen Z, Roy K, et al. Design and optimization of dualthreshold circuits for low-voltage low-power applications. IEEE Trans VLSI Syst, 1999,7: 16.
  • 6Kim S H, Mooney III V J. Sleepy keeper approach: methodology, layout and power results for 4 bit adder. Technical Report GITCERCS-06-03, Georgia Institute of Technology, 2006.
  • 7Park J C, Mooney III V J. Sleepy stack leakage reduction. IEEE Trans VLSI Syst, 2006, 14: 1250.
  • 8Hanchate N, Ranganathan N. LECTOR: a technique for leakage reduction in CMOS circuits. IEEE Trans Very Large Scale Integration (VLSI) Syst, 2004, 12: 192.
  • 9Lakshmikantan P, Nunez A. VCLEARIT: a VLSI CMOS circuit leakage reduction technique for nanoscale technologies. ACM SIGARCH Computer Architechture News, 2007, 35: 10.
  • 10Sharma V K, Pattanaik M, Raj B. An ON--OFF IC approach for low power high speed CMOS VLSI circuits. International Journal of Electronics, Taylor and Francis, 2014, 101: 61.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部