期刊文献+

基于4通道时间交织的FPGA高速采样系统 被引量:7

FPGA high-speed sampling system based on 4 channel time-interleaved
下载PDF
导出
摘要 时间交织采样是提高模数转换器采样率的一种有效途径。为了完成时间交织采样的通道失配误差方法评估,提出并设计了一套基于4通道时间交织的FPGA高速模数转换采样系统。系统由前端模拟电路、采样阵列、多相时钟电路模块、基于FPGA的数据缓冲与修正处理模块构成。系统采样输出数据通过上传到上位机进行显示与性能指标分析。测试结果表明,该TIADC系统通过对失配误差的数字后端补偿后能稳定工作在1 GS/s采样率。其采样有效位与平均信噪比分别达到7.03 bit与44.1 d B,可以应用于采样失配修正方法的验证与评估。 Time-interleaved sampling is an effective way to improve the sampling rate of the analog-digital converter. For evalua-tion of channel mismatch error correcting method, a high speed field-programmable gate array( FPGA) sampling system is presented,which is based on 4 channel time-interleave. It consists of front-end analog circuit module, sampling array module, multi-phase clock circuit module and FPGA logic module for data buffering and processing. The sampling output data of system are transmitted to upper computer then the performance index is analyzed and displayed. Experiment test result shows that it can work stably on1 GS/s sampling rate after digital back-end error correction. Its significant bit and signal-to-noise ratio is 7. 03 bit and 44. 1 d B respectively. It is suitable for the verification and evaluation work of the sampling mismatch correction methods.
出处 《电子技术应用》 2018年第1期52-56,共5页 Application of Electronic Technique
基金 国家自然科学基金(61473322 81570904)
关键词 时间交织 采样系统 FPGA 多相时钟电路 失配校正 time-interleaved sampling system FPGA multi-phase clock circuit mismatch correction
  • 相关文献

参考文献4

二级参考文献24

  • 1Black W C, Hodges D A. Time interleaved converter array [J]. IEEE J Solid-State Circuits, 1980, SC (15) : 1022-1029.
  • 2Kurosawa N, Maruyama H, KSugawara K, et al. Explicit analysis of channel mismatch effects in time- interleaved ADC systems [J]. IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, 2001, 48: 261-271.
  • 3Lim Y C, Zou Youxian, Lee J W, et al. Time-interleaved analog-to-digital converter (TIADC) compen- sation using multichannel filters [J]. IEEE Transactions on Circuits and Systems I, 2009, 56(10):2234- 2247.
  • 4Vogel C, Mendel S. A flexible and scalable structure to compensate frequency response mismatches in time-interleaved ADCs [J]. IEEE Transactions on Circuits and Systems I, 2009, 56(11): 2463-2475.
  • 5Anderson C R. A software defined ultra wideband transceiver testbed for communications, ranging, and imaging[D]. Virginia, USA: Virginia Polytechnic Institute and State University, 2006.
  • 6Waveform Measurement and Analysis Technical Committee. IEEE Std 1241-2000, IEEE standard for terminology and test methods for analog-to-digital converters [S]. New York, USA: IEEE Instrumen- tation and Measurement Society, 2001.
  • 7Vogel C, Johansson H. Time-interleaved analog-to- digital converters: Status and future directions[C] //Proc of the 2006 IEEE Int Syrup on Circuits andSystems. [S. I. ]. ISCAS, 2006: 3386-3389.
  • 8邹月娴,张尚良.一种基于拉格朗日插值方法的时间交替模拟数字转换(TIADC)系统时间失配实时补偿算法[P].中国:200910109487.6,2010.02.24,2010.
  • 9BLACK W C,HODGES D A.Time interleaved converter arrays[M].IEEE Journal of Solid-State Circuits,1980,15(6):1022-1029.
  • 10VOGEL C.The impact of combined channel mismatch in time-interleaved ADCs[J].IEEE Trans.Instrum.Meas,2005,54(1):415-427.

共引文献14

同被引文献39

引证文献7

二级引证文献10

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部