期刊文献+

A frequency servo SoC with output power stabilization loop technology for miniaturized atomic clocks 被引量:1

下载PDF
导出
摘要 A frequency servo system-on-chip(FS-SoC)featuring output power stabilization technology is introduced in this study for high-precision and miniaturized cesium(Cs)atomic clocks.The proposed power stabilization loop(PSL)technique,incorporating an off-chip power detector(PD),ensures that the output power of the FS-SoC remains stable,mitigating the impact of power fluctuations on the atomic clock's stability.Additionally,a one-pulse-per-second(1PPS)is employed to syn-chronize the clock with GPS.Fabricated using 65 nm CMOS technology,the measured phase noise of the FS-SoC stands at-69.5 dBc/Hz@100 Hz offset and-83.9 dBc/Hz@1 kHz offset,accompanied by a power dissipation of 19.7 mW.The Cs atomic clock employing the proposed FS-SoC and PSL obtains an Allan deviation of 1.7×10^(-11) with 1-s averaging time.
出处 《Journal of Semiconductors》 EI CAS CSCD 2024年第6期13-22,共10页 半导体学报(英文版)
基金 supported by the National Natural Science Foundation of China under Grant 62034002 and 62374026.
  • 相关文献

参考文献6

二级参考文献62

  • 1IEEE 802.15 WPAN high rate alternative PHY task group 3a (TG3a), IEEE802.15.3a [Online]. Available: http: //www.ieee802.org/15/pub/TG3a.html.
  • 2Batra A, et al. Multi-band OFDM physical layer proposal for IEEE 802.15 task group 3a. doc.IEEE P802.15-03/268r3, Mar. 2004.
  • 3Mishra C, Valdes-Garcia A, Bahmani F, et al. Frequency planning and synthesizer architectures for multiband OFDM UWB radios. IEEE Trans Microw Theory Tech, 2005, 53(12): 3744.
  • 4Leenaerts D, van de Beek R, van der Weide G, et al. A SiGe BiCMOS 1 ns fast hopping frequency synthesizer for UWB radio. IEEE Int Solid-State Circuits Conf Dig Tech Papers, 2005: 202.
  • 5Lee J. A 3-to-8-GHz fast-hopping frequency synthesizer in 0.18-μm CMOS technology. IEEE J Solid-State Circuits, 2006, 41(3): 566.
  • 6Van de Beek R C H, Leenaerts D, van de Waide G. A fasthopping single-PLL 3-band MB-OFDM UWB synthesizer. IEEE J Solid-State Circuits, 2006, 41(7): 1522.
  • 7Banerjee D. PLL performance, simulation, and design [DB/OL]. 4th ed. 2006.
  • 8Zheng H, Luong H C. A 1.5 V 3.1 GHz-8 GHz CMOS synthe-sizer for 9-band MB-OFDM UWB transceivers. IEEE J SolidState Circuits, 2007, 42(6): 1250.
  • 9Hwang I C. Area-efficient and self-biased capacitor multiplier for on-chip loop filter. Electron Lett, 2006, 42(24): 1392.
  • 10Tak G Y, Hyun S B, Kang T Y, et al. A 6.3-9-GHz CMOS fast settling PLL for MB-OFDM UWB applications. IEEE J SolidState Circuits, 2005, 40(8): 1674.

共引文献2

同被引文献3

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部