H.264图像解码芯片的布局布线设计
The Implementation of Place and Route in a H.264 Decoder Chip
摘要
集成电路工艺发展到深亚微米阶段,IC设计向高速、高复杂度方向发展,物理设计也要满足更加严格的要求.布局布线设计成为集成电路设计的一个关键步骤.本文以一个实际设计为例阐述了在集成电路EDA设计工具的辅助下布局布线的具体实现方法,通过对设计结果的分析,解决了布线拥塞、时序收敛以及信号完整性等问题.该芯片最后达到设计预定的性能指标并交付流片.
出处
《中国集成电路》
2006年第12期44-47,共4页
China lntegrated Circuit
二级参考文献8
-
1Parakh P N,Brown R B,Sakallah K A.Congestion driven quadratic placement[A].Proc Design Automatin Conference[C].San Francisco:IEEE,1998:275-278.
-
2Wang M,Yang X,Sarrafzadeh M.Congestion minimization during placement[J].IEEE Trans on Computer-Aided Design of Integrated Circuits and Systems,2000,19(10):1140-1148.
-
3Cong J,Kong T,Shinnerl J R,et al.Large-scale circuit placement:Gap and promise[A].Proc Computer-Aided Design Conference[C].San Jose:IEEE,2003:883-890.
-
4Cheng C E.RISA:Accurate and efficient placement routability modeling[A].Proc Computer-Aided Design Conference[C].San Jose:IEEE,1994:690-695.
-
5Lou J,Thakur S,Krishnamoorthy S,et al.Estimating routing congestion using probabilistic analysis[J].IEEE Trans on Computer-Aided Design of Integrated Circuits and Systems,2002,21 (1):32-41.
-
6Yang X J,Kastner R,Sarrafzadeh M.Congestion reduction during placement based on integer programming[ A].Proc Computer-Aided Design Conference[C].San Jose:IEEE,2001:573-576.
-
7Areibi S,Yang Z.Congestion driven placement for VLSI standard cell design[A].International Conference in Microelectronics[C].Cairo:IEEE,2003:304-307.
-
8程锋,毛军发.基于改进等分节点法的启发式布局算法[J].上海交通大学学报,2004,38(2):157-160. 被引量:5
-
1许知博,黄少伟,杨云涛.电力系统无线通信中的低复杂度Rake接收机[J].电视技术,2015,39(1):72-75.
-
2耿春华,裴玉奎,葛宁,闻武杰.高速单载波超宽带系统中Rake接收机的设计[J].高技术通讯,2010,20(9):950-954. 被引量:1
-
3陈磊,陈岚.一种快速的低压降电源/地网络设计方案[J].计算机工程与应用,2007,43(26):97-99. 被引量:1
-
4高波,肖振宇,张昌明,金德鹏,苏厉,曾烈光.独立前向滑块式超高速Viterbi译码器结构设计[J].清华大学学报(自然科学版),2012,52(3):416-420.