期刊文献+

Performance investigations of novel dual-material gate(DMG) MOSFET with dielectric pockets(DP)

Performance investigations of novel dual-material gate(DMG) MOSFET with dielectric pockets(DP)
原文传递
导出
摘要 Dual-material gate MOSFET with dielectric pockets (DMGDP MOSFET) is proposed to eliminate the potential weakness of the DP MOSFET for CMOS scaling toward the 32 nm gate length and beyond. The short-channel effects (SCE) can be effectively suppressed by the insulator near the source/drain regions. And the suppression capability can be even better than the DP MOSFET due to the drain bias absorbed by the screen gate. The speed performance and electronic characteristics of the DMGDP MOSFET are comprehensively studied. Compared to the experimental data from Jurczak et al., the DMGDP PMOSFET exhibits good subthreshold characteristics and the on-state current is almost the twice that of the DP PMOSFET. The intrinsic delay of the NMOS reaches 21% greater than the DP MOSFET for 32 nm node. The higher fT of 390 GHz is achieved, which is a 32% enhancement in comparison with the DP MOSFET when the gate length is 50 nm. Finally, the design guideline and the optimal regions of the DMGDP MOSFET are discussed. Dual-material gate MOSFET with dielectric pockets (DMGDP MOSFET) is proposed to eliminate the potential weakness of the DP MOSFET for CMOS scaling toward the 32 nm gate length and beyond. The short-channel effects (SCE) can be effectively suppressed by the insulator near the source/drain regions. And the suppression capability can be even better than the DP MOSFET due to the drain bias absorbed by the screen gate. The speed performance and electronic characteristics of the DMGDP MOSFET are comprehensively studied. Compared to the experimental data from Jurczak et al., the DMGDP PMOSFET exhibits good subthreshold characteristics and the on-state current is almost the twice that of the DP PMOSFET. The intrinsic delay of the NMOS reaches 21% greater than the DP MOSFET for 32 nm node. The higher f T of 390 GHz is achieved, which is a 32% enhancement in comparison with the DP MOSFET when the gate length is 50 nm. Finally, the design guideline and the optimal regions of the DMGDP MOSFET are discussed.
出处 《Science China(Technological Sciences)》 SCIE EI CAS 2009年第8期2400-2405,共6页 中国科学(技术科学英文版)
基金 Supported by the National Natural Science Foundation of China (Grant No. 60206006) Program for the New Century Excellent Talents of Ministry of Education of China (Grant No. 681231366) the National Defense Pre-Research Foundation of China (Grant No. 51308040103)
关键词 dual material GATE (DMG) DIELECTRIC pockets (DP) SHORT-CHANNEL effect (SCE) CUTOFF frequency dual material gate (DMG) dielectric pockets (DP) short-channel effect (SCE) cutoff frequency
  • 相关文献

参考文献9

  • 1Goto K,Kase M,Momiyama Y, et al.A study of ultra shallow junction and tilted channel implantation for high performance 0.1 mm pMOSFETs. IEDM’98 Tech Dig . 1998
  • 2Gwoziechi R,Skotnicki T.Smart pockets-total suppression of roll-off and roll-up. 10th Symposium on VLSI Technology . 1999
  • 3Long W,Ou H,Kuo J M, et al.Dual material gate (DMG) field effect transistor. IEEE Transactions on Electron Devices . 1999
  • 4Yamakawa S,Sugihara K,Furukawa T, et al.Drivability improvement on deep-submicron MOSFETs by elevation of source/drain regions. IEEE Electron Device Letters . 1999
  • 5R. Gwoziecki,T. Skotnicki,et al.Optimization of Vth roll-off in MOSFETs with advanced channel architecture-retrograde doping and pockets. IEEE Trans Electron Dev . 1999
  • 6M.togo,et al."A Gate-side Air-gap Structure(GAS) to Reduce the Parasitic Capacitance in MOSFETs". Symposium on VLSI tech. Dig . 1996
  • 7Hwang H,Lee D H,Hwang J M.Degradation of MOSFETs drive current due to HALO ion implantation. IEDM Technical Digest . 1996
  • 8Jurcazk M,et al.Dielectric Pockets-A New Concept of the Junctions for Deca-Nanometric CMOS Devices. IEEE Transactions on Electron Devices . 2001
  • 9Manoj Saxena Subhasis Haldar Mridula Gupta and R. S. Gupta.Design considerations for novel device architecture: hetero-material double-gate (HEM-DG) MOSFET with sub-100 nm gate length. Solid State Electronics . 2004

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部