期刊文献+

用EMODL实现的高速低功耗流水线乘法器

High Speed Low Power Pipelined Multiplier Using EMODL
下载PDF
导出
摘要 实现快速、低功耗以及节省面积的乘法器对高性能微处理器 (例如 DSP和 RISC)而言是至关重要的。文中详尽论述了新型的增强型多输出多米诺逻辑 ( EMODL)及其 n-MOS赋值树的尺寸优化方法 ,并用它实现了高速低功耗 2 0× 2 0 bit流水线乘法器。最后 ,通过 HSPICE仿真 ,确认了该乘法器结构的优越性 :流水线等待时间小 ( 2倍于系统时钟 )、运算速度高 ( 10 0 MOPS)以及低功耗 ( 2 3 .94m W) It is crucial to implement a multiplier of high speed,low power dissipation and low area consumption in high performace microprocessors such as DSP & RISC.A novel Enhanced Multiple-Output Domino Logic(EMODL)^() and the sizing optimization of its n-MOS (evaluation) tree are covered in detail in this paper.It is utilized to implement a fast 20×20 bit pipelined multiplier with low power consumption.Finally,through HSPICE simulation,we verified that the multiplier structure excels in short pipeline latency time(2 times the system clock period)and high operation speed (100 MOPS)with low power dissipation(23.94 mW).
作者 王颀 邵丙铣
出处 《固体电子学研究与进展》 CAS CSCD 北大核心 2004年第3期363-368,共6页 Research & Progress of SSE
关键词 乘法器 流水线电路结构 多米诺逻辑 动态逻辑 超前进位加法器 multiplier pipelined circuit structure Domino logic dynamic logic CLA
  • 相关文献

参考文献8

  • 1[1]Law C F,Rofail S S,Yeo K S.A low-power 16×16-b parallel multiplier utilizing pass-transistor logic.IEEE J Solid-State Circuits,1999;34(10):1 395~1 399
  • 2[2]Ohkubo N,Suzuki M,Shinbo T,et al.A 4.4 ns CMOS 54×54-b multiplier using pass-transistor multiplexer.IEEE J Solid-State Circuit,1995;30(3):251~257
  • 3[3]Macsorley O L.High-speed arithmetic in binary computers.Proc IRE,1961;49(1):67~91
  • 4[4]Wang Z,Jullien G A,Miller W C,et al.Fast adders using enhanced multiple-output Domino logic.IEEE J Solid-State Circuit,1997;32(2):206~214
  • 5[5]Hwang I S,Fisher A L.Ultra fast compact 32-bit CMOS adder in multiple-output Domino logic.IEEE J Solid-State Circuit,1989;24(4):358~369
  • 6[6]Chan P K,Schlag M D F.Analysis and design of CMOS Manchester adders with variable carry-skip.IEEE Trans Comput,1990;39(8):983~992
  • 7[7]Rabay J M.Digital Integrated Circuits,A Design Perspective,Prentice-Hall,1996;ch.7
  • 8[8]Kim Y,Song B S,Grosspietsh J,et al.A carry-free 54b×54b multiplier using equivalent bit conversion algorithm.IEEE J Solid-State Circuit,2001;36(10):1 538~1 545

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部