期刊文献+

A front-end automation tool supporting design, verification and reuse of SOC 被引量:4

A front-end automation tool supporting design, verification and reuse of SOC
下载PDF
导出
摘要 This paper describes an in-house developed language tool called VPerl used in developing a 250 MHz 32-bit high-performance low power embedded CPU core. The authors showed that use of this tool can compress the Verilog code by more than a factor of 5, increase the efficiency of the front-end design, reduce the bug rate significantly. This tool can be used to enhance the reusability of an intellectual property model, and facilitate porting design for different platforms. This paper describes an in-house developed language tool called VPerl used in developing a 250 MHz 32-bit high-performance low power embedded CPU core. The authors showed that use of this tool can compress the Verilog code by more than a factor of 5, increase the efficiency of the front-end design, reduce the bug rate significantly. This tool can be used to enhance the reusability of an intellectual property model, and facilitate porting design for different platforms.
出处 《Journal of Zhejiang University Science》 CSCD 2004年第9期1102-1105,共4页 浙江大学学报(自然科学英文版)
关键词 SYSTEM-ON-CHIP VERILOG HDL VERIFICATION REUSE 维里洛伊德 HDL 校验编码 再利用 SOC 系统芯片 自动工具支持设计 硬件描述语言
  • 相关文献

同被引文献1

引证文献4

二级引证文献3

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部