期刊文献+

多DSP处理器HOST接口的硬件设计 被引量:2

The Host Interface Design of Multi-DSP Processor
下载PDF
导出
摘要 在现代通信、雷达和声纳系统中,需要进行非常复杂的数据处理。目前解决这些问题的有效办法是将多个DSP组成阵列处理系统,以增加整体数据处理能力。针对系统的要求,采用基于CPCI的高速阵列信号处理板卡。该板选用AD公司的高性能浮点DSP处理器TigerSharc101,使整板具有14.4GFLOPS的峰值浮点运算能力,它提供LinkPort来实现片间和板间通信。本文介绍了该板的原理框图,FPGA的实现结构,着重于Host接口逻辑设计。实践证明,该板具有超强的运算能力和良好的扩展性。 In the modern communication, sonar and radar systems, we need to process huge data.One of the effective ways to solve this problem is to build a system with multiprocessor, so that the processing ability can be enhanced. According to the demands of the system, we have designed a high speed array signal processing board which is based on CPCI structure. We choose the TigerSharcl01 as the core processor, whose peak processing ability is 14.4GFLOPS. The board has link ports to realize the communication between TS101 and boards. In this paper, we introduce the base structure of the board and FPGA design and emphasize on the host interface design. Our applications showed that the board has a great processing ability and expansibility.
出处 《国外电子测量技术》 2005年第8期29-33,共5页 Foreign Electronic Measurement Technology
  • 相关文献

参考文献5

  • 1"Tiger SHARC DSP Hardware Reference", Analog Devices Inc. 2002
  • 2"The Programmable Logic DATA Book", Xilinx Incorporation San Jose USA. 1999
  • 3徐志军等. 大规模可编程逻辑器件及其应用.电子科技大学出版社, 2002
  • 4Schoen J M. "Performance And Fault Modeling With VHDL",Prentice Hall. 1992
  • 5"PCI 9056 DATA Book", PLX Technology, Inc. version 2.0 August, 1999

同被引文献12

引证文献2

二级引证文献20

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部