期刊文献+

20Gb/s 1∶2 Demultiplexer in 0.18μm CMOS

0.18μm CMOS 20Gb/s 1∶2分接器设计(英文)
下载PDF
导出
摘要 A 1 :2 demultiplexer is designed and realized in standard 0. 18μm CMOS technology. A novel high-speed and low-voltage latch is used to realize the core circuit cell. Compared to the traditional source-coupled FET logic structure latch, its power supply voltage is lower and the speed is faster. In addition, the negative feedback is used in the buffer circuit to widen its bandwidth. Measurement results show that the chip can work at the data rate of 20Gb/ s. The supply voltage is 1.8V and the current,including the buffer circuit, is 72mA. 使用标准0.18μm CMOS工艺设计并实现了1∶2分接器.核心电路单元采用一种新的高速、低电压锁存器结构实现.与传统的源极耦合场效应管逻辑结构的锁存器相比,其电源电压更低且速度更快.此外,为了拓展带宽, 在缓冲放大电路中采用了负反馈.测试结果表明芯片可以工作于20Gb/s数据速率下.电源电压为1.8V时,包括缓冲电路在内整个芯片的工作电流为72mA.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2005年第10期1881-1885,共5页 半导体学报(英文版)
基金 国家高技术研究发展计划资助项目(批准号:2001AA312050)~~
关键词 DEMULTIPLEXER LATCH CMOS high-speed circuit 分接器 锁存器 CMOS 高速电路
  • 相关文献

参考文献6

  • 1Shioiri S,Soda M,Hashimoto T,et al.A 10-Gb/s SiGe bipolar framer/demultiplexer for SDH systems.ISSCC Dig,1998:202.
  • 2Yoshida N,Fujii M,Atsumo T,et al.Low-power-consumption10-Gb/s GaAs 8:1 multiplexer/1:8 demultiplexer.IEEE GaAs IC Symp,1997:113.
  • 3Hauenschild J,Dorschky C,Seitz R,et al.A 10Gb/s BiCMOS clock and data recovering 1:4 demultiplexer in standard plastic package with external VCO.ISSCC Dig,1996:202.
  • 4Tanabe A,Umetani M,Fujiwara I,et al.0.18μm CMOS10Gb/s multiplexer/demultiplexer ICs using current mode logic with tolerance to threshold voltage fluctuation.IEEE J Solid-State Circuits,2001,36(6):988.
  • 5Wang Zhigong.IC design for optic-fiber communications.Beijing:Higher Education Press,2003.
  • 6Yamashina M,Yamada H.An MOS current mode logic(MCML) circuit for low-power sub-GHz processors.IEICE Trans Electron,1992,E75-C:1181.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部