摘要
介绍了一种用FPGA实现USB接口读写的设计方法。着重分析主循环,中断服务处理器和D12命令接口等几个结构模块的设计。在XilinxISE软件平台上,验证了读写模块的VerilogHDL语言代码。
A way to design USB interface Read-Write based on FPGA is introduced. Main Loop, Interrupt Service Processor and D12 Command Interface, etc are analyzed and designed, and realized by Verilog HDL in Xilinx ISE.
出处
《安徽工业大学学报(自然科学版)》
CAS
2006年第1期76-79,共4页
Journal of Anhui University of Technology(Natural Science)