期刊文献+

全差分结构流水线A/D转换器的研究与仿真

Simulation Research of Full-differential Pipelined ADC
下载PDF
导出
摘要 为了研究流水线A/D转换器结构和进一步提高转换器的性能,本文A/D转换器采用全差分结构形式,并利用Pspice对全差分结构流水线A/D转换器基本模块进行了行为建模和仿真。为了验证行为模型的正确性。利用这些基本模型设计了一个1.5位/级10位流水线A/D转换器系统,并进行了仿真,最后给出了模拟结果。 In order to research the structure of pipelined ADC and improve its performance, Full-differential structure is introduced in this paper, The behavioral modeling and simulating of each basic block of full-differential pipelined ADC are presented by using Pspice. To verify these behavioral models, a 10 bit pipelined ADC is designed and simulated, and the results of the simulation are reported.
作者 李鹏
出处 《信息技术与信息化》 2006年第1期73-76,共4页 Information Technology and Informatization
关键词 全差分结构 流水线 A/D PSPICE模型 仿真 Fully differential structure Pipelined ADC Behavioral modeling Simulation
  • 相关文献

参考文献2

二级参考文献8

  • 1Lewis, S.H.; Optimizing the stage resolution in pipelined, multistage, analog-to-digital converters for video-rate applications[J]. Circuits and Systems Ⅱ: Analog and Digital Signal Processing, IEEE Transactions on 1992;39(8):516-523.
  • 2Bilhan, E.; Estrada-Gutierrez, P.C.; Valero-Lopez, A.Y.; et al. Behavioral model of pipeline ADC by using SIMULINK(R)[A]. Mixed-Signal Design, 2001. In: SSMSD. 2001 Southwest Symposium on[C], 2001:147-151.
  • 3Peralias, E.; Acosta, A.J.; Rueda, A.; Huertas, J.L.. VHDL-based behavioural description of pipeline ADCs[A]. In: ISCAS 2000 Geneva[C]. 2000,(4):681-684
  • 4Star-Hspice User Guide Release[S]. 2002 2; Avant! June 2002
  • 5Bjornsen, J.; Ytterdal, T.. Behavioral modeling and simulation of high-speed analog-to-digital converters using SystemC[A]. ISCAS'03. In: Proceedings of the 2003 International Symposium on[C], vol.3:Ⅲ-906-Ⅲ-909.
  • 6陈贵灿;程军.模拟CMOS集成电路设计,2002.
  • 7程闪峰,张洁,闵昊.低功耗33MHz采样频率,10比特流水线结构的模数转换器[J].复旦学报(自然科学版),2001,40(3):335-341. 被引量:6
  • 8朱臻,王涛,易婷,何捷,洪志良.30兆赫采样频率的采样-保持电路和减法-增益电路的误差分析及设计[J].固体电子学研究与进展,2002,22(1):57-63. 被引量:5

共引文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部