期刊文献+

“龙腾”R2微处理器Cache单元的设计与实现 被引量:1

A New Method for Design of the 32-bit RISC Cache
下载PDF
导出
摘要 合理地组织一个多级的高速缓冲存储器(Cache)是一种有效的减少存储器访问延迟的方法。论文提出了一种设计32位超标量微处理器Cache单元的结构,讨论了一级Cache、二级Cache设计中的关键技术,介绍了Cache一致性协议的实现,满足了“龙腾”R2微处理器芯片的设计要求。整个芯片采用0.18umCMOS工艺实现,芯片面积在4.1mm×4.1mm之内,微处理器核心频率超过233MHz,功耗小于1.5W。 The Aviation Microelectronic Center of NPU(Northwestern Polyteehnical University) has recently completed the development of a 32-bit super-scalar RISC microprocessor,which we call "Longtium" R2.1n this paper we present the design of the cache of "Longtium" R2 ,which we deem to be successful because it helps "Longtium" R2 to meet performance requirements.Section 1 shows the architecture of the "Longtium" R2. Fig. 1 gives the diagram of the architecture of the "Longtium" R2.Section 2 discusses in detail L1 Cache. Fig. 2 explains the architecture of L1 instruction cache.The key design of L2 Caebe is introduced in detail in section 3,Section 4 analyzes the cache coherent.Simulation and synthesis results are explained in section 5.Section 6 introduces the "Longtium"R2 CPU is fabricated in a 0.18urn CMOS process.The die size of the chip is 4.1 mm×4.1 mm and the CPU operating frequency is at least 233MHz.
出处 《计算机工程与应用》 CSCD 北大核心 2006年第17期22-25,共4页 Computer Engineering and Applications
基金 国家自然科学基金资助项目(编号:60573143)
关键词 高速缓冲存储器 一级Cache 二级CACHE CACHE一致性 RISC,cache,cache coherent
  • 相关文献

参考文献6

  • 1Hennessy J L,Patterson.D A Computer Architecture:A Quantitative Approach[M].3nd,San Mateo:Morgan Kaufmann Publishers,2002.
  • 2V Agarwal,M S Hrishikesh,S W Keckler et al.Clock rate versus IPC:The end of the road for conventional microarchitectures[C].In:Proceedings of the 27th International Symposium on Computer Architecture,Vancouver,Canada,2000-06:248~259.
  • 3MPC750 RISC Microprocessor Family User's Manual Rev 1.Motorola Inc,2001-12.
  • 4Motorola.PowerPCTM Microprocessor Family:The Programming Environ mnets for 32-Bit Microprocessors.NO.MPCFPE32B/AF,1999-11.
  • 5John L Hennessy,David A Patterson.Computer Architecture:A Quantitative Approach[M].3th Edition,Morgan Kaufmann Publishers,Inc,2002:384.
  • 6周长春,王志言等译.PowerpC概念、体系结构与设计[M].北京:电子工业出版社,1995.

共引文献1

同被引文献11

  • 1夏宏,任捷.基于WishBone总线Cache数据一致性方案[J].计算机工程与应用,2006,42(9):93-95. 被引量:1
  • 2陈杰,章军.一种集成“龙芯1号”IP核的SoC的体系结构[J].计算机工程与应用,2007,43(19):111-114. 被引量:1
  • 3Culler D,Singh J,Gupta A.Parallel computer architecture:a hardware/software approach[M].[S.l.]:Morgan Kaufmann Pub,1999.
  • 4Bryant R E,O’Hallaron D R.Computer systems:a programmer’s perspective[M].[S.l.]:Addison-Wesley Educational Publishers Inc,2010.
  • 5Laudon J,Lenoski D.The SGI origin:a CC-NUMA highly scalable server[C]//ACM SIGARCH Computer Architecture New,1997.
  • 6ARM,AMBA3.0,AXI protocol specification[S].2004.
  • 7Almaless G,Wajsburt F.On the scalability of image and signal processing parallel applications on emerging CC-NUMA many-cores[C]//Design and Architectures for Signal and Image Processing(DASIP),2012.
  • 8Gao Yuhui,Zhu Mingfa,Huo Jiantong.Design and implementation of BIOS for Godson-3A interconnections[C]//Computer and Management(CAMAN),2011.
  • 9Wang Ruibo,Lu Kai.Using transactional memory on CCNUMA systems[C]//Networked Computing(INC),2010.
  • 10潘国腾,窦强,谢伦国.基于目录的Cache一致性协议的可扩展性研究[J].计算机工程与科学,2008,30(6):131-133. 被引量:4

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部