期刊文献+

AES加密算法中S-BOX的算法与VLSI实现 被引量:1

Algorithm and VLSI Implementation of AES S-Box
下载PDF
导出
摘要 基于GF(24)域映射的方法,采用定制方式完成了AES加密算法中关键部件S-Box的设计与实现。设计上基于中芯国际(SMIC)的0.18滋m1P6M设计工艺,经过电路设计与验证、电路仿真、版图设计与验证、版图后仿真得到最终物理版图实现。经过与基于自动综合和布局布线得到的设计的时延和面积的比较,证明该设计是有效的。 We propose an efficient VLSI implementation of the AES (Advanced Encryption Standard) S-Box.The design is based on GF(24) transformation algorithm.The proposed S-Box is implemented using SMIC 0.18μm 1P4M CMOS technology with a custom design methodology.h reduces both the die area and the delay time of the S-Box significantly.
出处 《计算机工程与应用》 CSCD 北大核心 2006年第19期67-68,共2页 Computer Engineering and Applications
基金 国家863高技术研究发展计划资助项目(编号:2005AA1Z1040)
关键词 AES S-BOX 定制 AES,S-Box,custom
  • 相关文献

参考文献7

  • 1National Institute of Standards and Technology(NIST).FIPS PUB463 Data Encryption Standard (DES)[S].美国:National Technical Information Service,Springfield,1995
  • 2National Institute of Standards and Technology(NIST).FIPS PUB197 Advanced Encryption Standard[S].美国:National Technical Information Service,Springfield,2001
  • 3J Daemen,V Rijmen.The Design of Rijndael[M].德国:Springer-Verlag,2002
  • 4Cillian O 'Driscoll.Hardware implementation aspects of the Rijndael block cipher[D].爱尔兰:National University of Ireland,2001
  • 5Tsung-Fu Lin,Chih-Pin Su,Chih-Tsun Huang et al.A high-throughput low-cost AES cipher chip[C].In:2002 IEEE Asia-Pacific Conference on ASIC,Proceedings,2002:85~88
  • 6H Brunner,A Curiger,M Hofstetter.On computing multiplieative inverses in GF(2m)[J].IEEE Transactions on Computers,1993;42(8):1010~1015
  • 7J Daemen,V Rijmen.The block cipher Rijndael.Lecture Notes in Computer Science,Springer-Verlag,2000; 1820:288~296

同被引文献10

  • 1潘宏亮,高德远,张盛兵,曹良帅.一种基于有限域求逆的S-Box实现算法[J].微电子学与计算机,2006,23(3):109-111. 被引量:2
  • 2Refik Sever,A Neslin Ismailoglu,Yusuf C. Tekmen,Murat Askar,Burak Okcan.A High Speed FPGA Implementation Of The Rijndael Algorithm[].Euromicro Symposium on Digital System Design ArchitecturesMethods and Tools.2004
  • 3Jarvinen K,Tommiska M,Skytta J.Comparative survey of high-performance cryptographic algorithm implementations on FPGAs[].IEE Proceedings on Information Security.2005
  • 4Borkar Atul M,Kshirsagar R V,Vyawahare M V.FPGA imple-mentation of AES algorithm[].rd International Con-ference on Electronics Computer Technology.2011
  • 5FAN C-P,HWANG J-K.Implementations of high throughput se-quential and fully pipelined AES processors on FPGA[].IS-PACS:Proceeding ofInternational Symposium on Inter-national Signal Processing and Symposium and Communication Sys-tems.2007
  • 6Announcing the Advanced Encryption Standard (AES):Federal In-formation Processing Standards (FIPS)197. http://csrc.nist.gov/publications/fips/fips197/fips-197.pdf . 2001
  • 7ZHANG Y L,WANG X G.Pipelined implementation of AES en-cryption based on FPGA[].IEEE International Conferenceon Information Theory and Information Security.2010
  • 8HAMMAD I,EL-SANKARY K,EL-MASRY E.High-speed AESencryptor with efficient merging techniques[].IEEE EmbeddedSystems Letters.2010
  • 9CHEN R J,PENG Y C,LAI J L,et al.Architecture design of high efficient and non-memory AES crypto core for WPAN[].NSS’’:Third International Conference on Network and System Se-curity.2009
  • 10韩少男,李晓江.实现AES算法中S-BOX和INV-S-BOX的高效方法[J].微电子学,2010,40(1):103-107. 被引量:5

引证文献1

二级引证文献3

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部