期刊文献+

用Verilog HDL语言实现并串、串并接口的转换 被引量:1

On How to Reach the Interface Transfers of Parallel-series and Series-parallel by the Language Performs of Verilog HDL
下载PDF
导出
摘要 在微型计算机系统中,CPU与外部的基本通信方式有两种,一种是并行通信即数据的各位同时传送,其优点是传输速度较快,但数据有多少位就需要多少条传送线;而串行通信中数据一位一位顺序传送,能节省传送线.用Verilog HDL语言实现了串并、并串通信接口之间的转换. In the system of mini - computer exist two kinds of CPU and external basic communication mode: one is the parallel communication, i.e. , the simultaneous communication of digits with the advantage of faster communicating speed but the equality of digits and communicating lines; the other is the series communication with the digit to digit sequence and saving of communication lines. The paper suggests that it is feasible to reach the interface transfers of the parallel - series and the series - parallel by the language performs of Verilog HDL.
作者 夏军波
出处 《钦州师范高等专科学校学报》 2006年第3期54-56,共3页 Journal of Qinzhou Teachers College
关键词 VERILOG HDL语言 串行通信 并行通信 the language performs of Verilog HDL parallel communication series communication
  • 相关文献

同被引文献6

引证文献1

二级引证文献4

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部