期刊文献+

基于IP复用的硬盘加密卡的设计与实现 被引量:3

Design and implementation of hard disk encryption card based on IP reuse
下载PDF
导出
摘要 基于IP复用方法实现的硬盘加密卡,是一种用于保障数据存储安全的硬件加密装置。论文通过分析与测试,证明该加密卡能在不影响软件使用和对用户透明的前提下,对硬盘中的数据进行全面的实时加密,为用户数据的安全存储提供可靠的保证。 Hard disk encryption card,which is designed based on the IP reuse in this paper,is a kind of hardware encryption device to ensure storage security.By analysis and testing,the hard disk encryption card has been proved to be no influence to software,and to be transparent to its user.After the encryption executed by hard disk encryption card,data storage security can be safely achieved.
出处 《计算机工程与应用》 CSCD 北大核心 2007年第1期121-124,共4页 Computer Engineering and Applications
关键词 硬盘加密卡 存储安全性 知识产权 高级加密标准 hard disk encrypfion card storage security Intellectual property AES
  • 相关文献

参考文献6

  • 1Mayer C H.Cryptography:a new dimension in computer data security[M].[S.l.] : John Wiley, 1987.
  • 2刘航,戴冠中,李晖晖,慕德俊.工作于CBC模式的AES算法可重配置硬件实现[J].计算机应用,2005,25(1):135-137. 被引量:5
  • 3Bruce S.应用密码学:协议、算法与C源程序[M].北京:机械工业出版社,2000.
  • 4Daemen J,Rijmen V.谷大武,徐胜波译.高级加密标准(AES)算法-Rijndael的设计[M].北京:清华大学出版社,2003.
  • 5Schmidt F.SCSI总线和IDE接口:协议、应用和编程[M].2版.北京:中国电力出版社,2001.
  • 6候伯亨.VHDL硬件描述语言与数字逻辑设计[M].西安:西电出版社,1999.

二级参考文献17

  • 1DAEMEN J, RIJMEN V. The Design of Rijndael: AES - The Advanced Encryption Standard [ M]. Springer-Verlag Berlin Heidelberg, 2002.
  • 21P Security Protocol(ipsec) [ EB/OL]. http://www. ietf. org/html.charters/ipseccharter. html.
  • 3The AES-CBC Cipher Algorithm and Its Use with 1Psee[ EB/OL].http://ieff. org/rfc/rfc3602. txt.
  • 4DANDALIS A , PRASANNA VK , ROLIM JDP . A Comparative Study of Performance of AES Final Candidates Using FPGAs[ A].Workshop on Cryptographic Hardware and Embedded Systems[ C],2000.
  • 5ELB1RT AJ, YIP W, CHETWYND B, et al. An FPGA Implementation and Performance Evaluation of the AES Block Cipher Algorithm Finalists [ A]. The Third Advanced Encryption Standard.(AES3) Candidate Conference[ C], April 2000.
  • 6ELB1RT A, PAAR C. An FPGA-Based Performance Evaluation of the AES Block Cipher Candidate Algorithm Finalists[A]. IEEE Transactions on Very Large Scale Integration (VLS1) Systems[ C],2001.
  • 7GAJ K, CHODOWIEC P. Comparison of the Hardware Performance of the AES Candidates Using Reconfigurable Hardware[ A]. The Third Advanced Eneryption Standard (AES3) Candidate Conference[ C], April 2000.
  • 8MCLOONE M, MCCANNY J. High Performance Single-Chip FPGA Rijndael Algorithm[ A]. Workshop on Cryptographie Hardware and Embedded Systems[ C], 2001.
  • 9BELLOWS P, FLIDR J, LEHMAN T, et al. GRIP: A Reconfigutable Architecture for Host-Based Gigabit-Rate Packet Processing[A]. Proceedings 10th Annual 1EEE Symposium on Field-Programmable Custom Computing Machines. FCCM 2002[ C], 2002.
  • 10CHODOW1EC P, GAJ K, BELLOWS P, et al. Experimental Testing of Gigabit 1PSec-Compliant Implementation of Rijndael and Triple DES Using SLAAC-1V FPGA Accelerator Board[ A]. Proc Information Security Conference[ C], 2001.

共引文献17

同被引文献12

引证文献3

二级引证文献3

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部