期刊文献+

A Fast Acquisition PLL with Wide Tuning Range 被引量:2

一种快捕获宽调节范围的锁相环(英文)
下载PDF
导出
摘要 We present a design for an adaptive gain phase-locked loop (PLL) that features fast acquisition,low jitter,and wide tuning range. A dual-edge-triggered phase frequency detector (PFD) and a self-regulated voltage controlled oscillator (VCO) are employed in this design to realize the aforementioned properties. Measured results show that the experimental chip, implemented in a standard 0.5μm 5V CMOS logic process, has an acquisition time of about 150ns at 37% frequency variation and an output RMS jitter of 39ps at 640MHz.(dual-edge-triggered phase frequency detector) 提出了一种快捕获,低抖动,宽调节范围的增益自适应锁相环的设计.在这个方案中,采用了双边触发的鉴频鉴相器(dual-edge-triggered phase frequency detector)和自调节压控振荡器(self-regulated voltage controlled oscillator)并进行了详细的分析.芯片的加工工艺是0.5μm1P3M CMOS标准数字逻辑工艺.测试结果表明输入频率变化在捕获范围的37%时,捕获时间为150ns;输出频率为640MHz时,均方根抖动为39ps.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2007年第3期365-371,共7页 半导体学报(英文版)
基金 国家预先研究资助项目
关键词 PLL fast acquisition low jitter wide tuning range 锁相环 快捕获 低抖动 宽调节范围
  • 相关文献

参考文献13

  • 1Wilson W B,Moon U K,Lakshmikumar K R.A CMOS selfcalibrating frequency synthesizer.IEEE J Solid-State Circuits,2000,35(10):1437
  • 2Yang R J,Liu S I.A 200-Mbps~2-Gbps continuous rate clock and data recovery circuit.IEEE Trans Circuits Syst Ⅱ:Regular Papers,2006,53 (4):842
  • 3Hakkinen J,Kostamovaara J.Speeding up and integer-N PLL by controlling the loop filter charge.IEEE Trans Circuits Syst Ⅱ:Analog and Digital Processing,2003,50 (7):343
  • 4Tang Y,Ismail M.A new fast-settling gearshift adaptive PLL to extend loop bandwidth enhancement in frequency synthesizers.IEEE Symposium on Circuit and Systems,2002:787
  • 5Gardner F M.Charge-pump phase-lock loops.IEEE Trans Commun,1980,28(11):1849
  • 6Best R E.Phase-lockedloops design,simulation and application.5th ed.McGraw-Hill Press,2003
  • 7Ge Yan,Ji Lijiu.Afastlocking charge pump PLL with adaptive bandwidth.International Conference on ASIC Proceedings,2005:431
  • 8Ahola R,Routama J,Lindfors S,et al.A phase detector with no dead zone and a very wide output voltage range charge pump.IEEE Proc CICC,1998,156
  • 9Maneatis J G.Low-jitter process-independent DLL and PLL based on self-biasedtechniques.IEEE J Solid-State Circuits,1996,31(11):1723
  • 10Lee T C,Razavi B.A stabilization technique for phaselocked frequency synthesizers.IEEE J Solid-State Circuits,2003,38(6):888

同被引文献7

  • 1王烜,来金梅,孙承绶,章倩苓.用于高速PLL的CMOS电荷泵电路[J].复旦学报(自然科学版),2005,44(6):929-934. 被引量:13
  • 2Brennan P V. Performance of phase-locked loop frequency synthesizer using accumulative phase detector [J]. IEE Proc Circuit Devices Syst, 1996, 143 (5): 249-254.
  • 3Papamichail M, Karadimas D, Efstathiou K, et al. Linear range extension of a phase frequency detector with saturated output[C]. IEEE International Symposium on Circuit and Systems, 2006: 1671-1674.
  • 4Best R E. Phase-Locked Loops: Theory, Design and Applications[M]. New York: McGraw-Hill, 2003.
  • 5Lee T H, Hajimiri A. Oscillator phase noise : a tutorial[J]. IEEE J Solid-state Circuits, 2000, 33(2): 326- 336.
  • 6李学初,高清运,陈浩琼.高性能数字时钟数据恢复电路[J].固体电子学研究与进展,2008,28(3):435-439. 被引量:3
  • 7樊勃,戴宇杰,张小兴,吕英杰.SOC用400~800MHz锁相环IP的设计[J].微电子学,2008,38(5):743-747. 被引量:6

引证文献2

二级引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部