摘要
针对以往的用CPLD来设计PWM时存在的对死区时间的错误理解,介绍了一种基于复杂可编程逻辑器件(CPLD)的工程适用脉冲宽度调制(PWM)电路设计,源代码用VHDL语言编写,该电路能根据十六位输入数据产生精确的占空比可调的PWM信号,具有死区时间可调、接口简单、资源耗费少、精度高等优点。
The way to design PWM circuit based on CPLD, the program is written by VHDL which is a hardware design language. This design can produce accurate PWM signal, according to 16 bits input, whose dead time can be regulate, interface is sample, consumption of resource is little and accuracy is high. It can be used in brushless DC Motor controlling.
出处
《科学技术与工程》
2007年第9期2060-2063,2068,共5页
Science Technology and Engineering