期刊文献+

MAC在FPGA中的高效实现 被引量:3

The High Efficient Realization of MAC with FPGA
下载PDF
导出
摘要 乘累加器在DSP算法中有着举足轻重的地位。现在,很多前端DSP算法都通过FPGA实现。结合FPGA具体的硬件结构,提出了乘累加器在FPGA中实现的改进方法:流水线技术、CSD编码、DA算法,最后给出了这几种方法的实验结果。结果表明,这些方法的应用能大幅度的提高乘累加器在FPGA中的运行性能。  MAC plays a very important role in DSP algorithms. Nowadays, many front- side DSP algorithms are achieved through FPGA. Based on the specific hardware structure of the FPGA, this paper puts forward several methods to improve the achievement of MAC in FPGA. These methods include: pipeline technology, CSD encoding and DA algorithm. Then this paper provides the experimental results of these methods. It is concluded that they can greatly improve the performance of MAC in FPGA.
出处 《微计算机信息》 北大核心 2007年第17期216-218,共3页 Control & Automation
关键词 乘累加器 流水线 CSD编码 DA算法 MAC, Pipeline, CSD encoding, DA algorithm
  • 相关文献

参考文献4

  • 1R.Petersen,B.Hutchings:An Assessment of the Suitablity of FPGA-Based Systems for Use in DSP[J],Lecture Notes in ComputerScience,1995;975:293-302
  • 2Hatirnaz I:A modular and scalable architecture for the realization of high-speed programmable rank order filters[A].ASIC/SOC Conference[C]1999,382-386
  • 3F.Taylor:Digital Filter Design Handbook[M],Marcel Dekker,New York,1983
  • 4赵文兵,杨建宁.FIR滤波器的FPGA实现及其仿真研究[J].微计算机信息,2005,21(06Z):108-109. 被引量:21

二级参考文献5

  • 1KevinSkahill.可编程逻辑系统的VHDL设计技术[M].南京:东南大学出版社,1998..
  • 2刘凌 胡永生[译].数字信号的FPGA实现[M].北京:清华大学出版社,2003..
  • 3ALTERA Data book,2001.
  • 4A.Dempster, M.Maeheod. use of Minimun_Adder Multiplier Blocks In Fir Digital Filters IEEE Transactions on Circuits and systems Ⅱ 1995.
  • 5Yun-Nan Chang, Keshab K.Parhi. High_ Performance Digital_Serial Complex Multiplier.IEEE Transactions on Circuits and systems, June 2000.

共引文献20

同被引文献17

引证文献3

二级引证文献8

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部