期刊文献+

DF-FPDLMS自适应滤波器的可测性设计与测试 被引量:3

Design-for-Testability and Test of DF-FPDLMS Adaptive Filter
下载PDF
导出
摘要 基于加法器的测试生成,提出了直接实现形式的细粒度流水线延迟最小均方自适应滤波器的一种可测性设计的测试方案。在测试模式下,该设计通过滤波器组成模块的分层隔离及由寄存器转化成的扫描链提高了可测性;通过复用部分寄存器和加法器避免或最小化了额外的测试硬件开销。该方法能在真速下高效地侦测到滤波器基本组成单元内的任意固定型组合失效,且不会降低电路的原有性能。 Based on arithmetic additive generator, a kind of design-for-testability and test strategy for direct-form fine-grained pipelined delayed least mean square adaptive filter is presented. The design improves the circuit testability by insulating the filter building modules and converting registers into scan chains. Reuses of some adders and registers existing in circuit result in the elimination or minimization of the additional hardware overhead for test. The test strategy can detect any combinational stuck-at faults within the circuit basic building cell at-speed and without any degradation of the original circuit performance.
出处 《电子科技大学学报》 EI CAS CSCD 北大核心 2007年第4期740-743,共4页 Journal of University of Electronic Science and Technology of China
关键词 加法器 可测性设计 失效 滤波器 测试生成 乘法器 adder design-for-testability fault filter generator multiplier
  • 相关文献

参考文献11

  • 1TING L K,WOODS R,COWAN C F N.Virtex FPGA implementation of a pipelined adaptive LMS predictor for electronic support measures receivers[J].IEEE Transactions on VLSI Systems,2005,13(1):86-95.
  • 2FRIEDMAN A D.Easily testable iterative systems[J].IEEE Transactions on Computers,1973,C-22:1061-1064.
  • 3VERGIS A,ELHUNI H,KINNEY L.C-testability of twodimensional iterative arrays[J].IEEE Transactions on Computer-Aided Design,1986,CAD-5:573-581.
  • 4JAMOUSSI M,KAMINSKA B,KHEDKAR D.Testability of one-dimensional iterative arrays using a variable testability measure[J].IEEE Transactions on Circuits and Systems Ⅰ:Fundamental Theory and Applications,1994,41(1):82-86.
  • 5LI Jin-fu,WU Cheng-wen.Efficient FFT network testing and diagnosis schemes[J].IEEE Transactions on Very Large Scale Integration (VLSI) Systems,2002,10(3):267-278.
  • 6GUPTA S,RAJSKI J,TYSZER J,Arithmetic additive generators of pseudo-exhaustive test patterns[J].IEEE Transactions on Computers,1996,45(8):939-949.
  • 7MUKHERJEE N,RAJSKI J,TYSZER J.Testing schemes for FIR filter structure[J].IEEE Transactions on Computers,2001,50(7):694-703.
  • 8XIAO Ji-xue,CHEN Guang-ju,XIE Yong-le.Arithmetic test strategy for FFT processor[C]//Proceedings of 14th IEEE Asian Test Symposium.New Jersey:IEEE,2005:440-443.
  • 9肖继学,陈光,谢永乐.IIR滤波器的测试及可测性设计[J].计算机辅助设计与图形学学报,2007,19(2):203-209. 被引量:10
  • 10肖继学,陈光,谢永乐.FFT处理器的算术测试与可测性设计[J].仪器仪表学报,2007,28(4):657-662. 被引量:7

二级参考文献26

  • 1Van L D,Tang C C,Tenqchen S,et al.A new VLSI architecture without global broadcast for 2-D systolic digital filters[C] //Proceedings of IEEE International Symposium on Circuits System,Geneva,2000,1:547-550.
  • 2Van L D.A new 2-D systolic digital filter architecture without global broadcast[J].IEEE Transactions on Very Large Scale Integration Systems,2002,10(4):477-486.
  • 3Tenze Livio,Carrato Sergio,Olivieri Stefano.Design and realtime implementation of a low-cost noise reduction system for video applications[J].Signal Processing,2004,84(3):453-466.
  • 4Takahashi Y,Takahara M,Makabe T.Adaptive filters:a review of techniques[J].British Telecom Technology Journal,1992,10(1):28-48.
  • 5Su A W Y,Liang Sheng-Fu.A new automatic IIR analysis/synthesis technique for plucked-string instruments[J].IEEE Transactions on Speech and Audio Processing,2001,9(7):747-754.
  • 6Mc Nally O C,Marnane W P,Mc Canny J V.Design and test of a bit parallel 2nd order IIR filter structure[C] //Proceedings of IEEE International Conference on Acoustics,Speech,and Signal Processing,Toronto,1991,2:1189-1192.
  • 7Marnane W P,Moore W P.A computational approach to testing regular arrays[M].New York:Prentice Hall,1989:577-586.
  • 8Gupta S,Rajski J,Tyszer J.Arithmetic additive generators of pseudo-exhaustive test patterns[J].IEEE Transactions on Computers,1996,45(8):939-949.
  • 9Radecka K,Rajski J,Tyszer J.Arithmetic built-in self-test for DSP cores[J].IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems,1997,16(11):1358-1369.
  • 10Xiao Ji-Xue,Chen Guang-Ju,Xie Yong-Le.Arithmetic test strategy for FFT processor[C] //Proceedings of the 14th IEEE Asian Test Symposium,Salt Lake City,2005:440-443.

共引文献14

同被引文献34

  • 1肖继学,陈光,谢永乐.IIR滤波器的测试及可测性设计[J].计算机辅助设计与图形学学报,2007,19(2):203-209. 被引量:10
  • 2肖继学,陈光,谢永乐.FFT处理器的算术测试与可测性设计[J].仪器仪表学报,2007,28(4):657-662. 被引量:7
  • 3肖继学,陈光,谢永乐.基于加法生成器的低功耗测试[J].仪器仪表学报,2007,28(5):792-797. 被引量:3
  • 4International Technology Roadmap for Semiconductors[C]. Semiconductor Industry Association, Hsin Chu, Taiwan, 1999.
  • 5MARINISSEN E J, ZORIAN Y. Challenges in testing core-based system Ics[J]. IEEE Communications Magazine, 1999, 37(6): 104-109.
  • 6陈光Ju,张世箕.数据域测试及仪器:数字系统的故障诊断及可测性设计[M].成都:电子科技大学出版社,2001:16-92.
  • 7WUNDERLICH H J. BIST for system-on-a-chip[J]. INTEGRATION, the VLSI journal, 1998,26:55-78.
  • 8GUPTA S, RAJSKI J, TYSZER J. Arithmetic additive generators of pseudo-exhaustive test patterns[J]. IEEE Transactions on computers, 1996,45(8):939-949.
  • 9JANUSZ R, JERZY T. Accumulator-based compaction of test responses[J]. IEEE Transactions on Computers, 1993, 42(6):643-650.
  • 10VOYIATZIS I, GIZOPOULOS D, PASCHALIS A. Accumulator-based test generation for robust sequential fault testing in DSP cores in near-optimal time[J].IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2005,13(9): 1079-1086.

引证文献3

二级引证文献11

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部