期刊文献+

A Programmable 2.4GHz CMOS Multi-Modulus Frequency Divider 被引量:1

一种可编程的2·4GHz CMOS多模分频器(英文)
下载PDF
导出
摘要 A programmable multi-modulus frequency divider is designed and implemented in a 0. 35μm CMOS process. The multi-modulus frequency divider is a single chip with two dividers in series,which are divided by 4 or 5 prescaler and by 128-255 multi-modulus frequency divider. In the circuit design, power and speed trade-offs are analyzed for the prescaler, and power optimization techniques are used according to the input frequency of each divider cell for the 128-255 multimodulus frequency divider. The chip is designed with ESD protected I/O PAD. The dividers chain can work as high as 2.4GHz with a single ended input signal and beyond 2.6GHz with differential input signals. The dual-modulus prescaler consumes 11mA of current while the 128-255 multi-modulus frequency divider consumes 17mA of current with a 3.3V power supply. The core area of the die without PAD is 0.65mm × 0.3mm. This programmable multi-modulus frequency divider can be used for 2.4GHz ISM band PLL-based frequency synthesizers. To our knowledge, this is the first reported multi-modulus frequency divider with this structure in China. 采用0.35μm CMOS工艺设计并实现了一种多模分频器.该多模分频器由一个除4或5的预分频器和一个除128 ~255多模分频器在同一芯片上连接而成;在电路设计中,分析了预分频器功耗和速度之间的折中关系,根据每级单元电路的输入频率不同对128 ~255多模分频器采用了功耗优化技术;对整个芯片的输入输出PAD进行了ESD保护设计;该分频器在单端信号输入情况下可以工作到2.4GHz ,在差分信号输入下可以工作到2.6GHz以上;在3 .3 V电源电压下,双模预分频器的工作电流为11 mA,多模分频器的工作电流为17 mA;不包括PAD的芯片核心区域面积为0.65 mm×0.3 mm.该可编程多模分频器可以用于2.4GHz ISM频段锁相环式频率综合器.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2008年第2期224-228,共5页 半导体学报(英文版)
基金 国家自然科学基金(批准号:60276021) 国家重点基础研究发展规划(批准号:G2002CB311901)资助项目~~
关键词 PRESCALER frequency divider PROGRAMMABLE multi-modulus frequency synthesizer 预分频器 分频器 可编程 多模 频率综合器
  • 相关文献

参考文献15

二级参考文献40

  • 1徐勇,王志功,李智群,熊明珍.一种新型高速低抖动低功耗双模预分频器及其在PLL频率综合器中的应用[J].Journal of Semiconductors,2005,26(1):176-179. 被引量:7
  • 2Chi Baoyong,Shi Bingxue.A novel CMOS dual modulus prescaler based on new optimized structure and dynamic circuit technique.Chinese Journal of Semiconductors,2002,23:357.?A?A?A
  • 3Huang C M,Floyd B A,Park N,et al.Fully intergrated5.35GHz CMOS VCOs and prescalers.IEEE Trans Microw Theory Tech,2001,49(1):17.
  • 4Yang C Y,Dehng G K,Hsu J M,et al.New dynamic flip-flips for high-speed dual-modulus prescaler.IEEE J Solid-State Circuits,1998,33(10):1568.
  • 5Lam C,Razavi B.A 2.6-GHz/5.2-GHz frequency synthesizer in 0.4-μm CMOS technology.IEEE J Solid-State Circuits,2000,35(5):788.
  • 6Ajjikuttira A B,Chan W L,Lian Y.A 5.5GHz prescaler in 0.18/spl mu/m CMOS technology.2002 IEEE Asia-Pacific Conference on ASIC,2002:69.
  • 7Lee T H. 5-GHz CMOS wireless LANs. IEEE Trans Microw Theory Tech,2002,50(1) :268.
  • 8Leung GC T,Luong H C. 1-V 5.2-GHz CMOS synthesizer for WLAN applications. IEEE J Solid State Circuits, 2004,39(11):1873.
  • 9Larsson P. High-speed architecture for a programmable frequency divider and a dual-modulus prescaler. IEEE J SolidState Circuits,1996,31 (5) :774.
  • 10Khadanga S. Synchronous programmable divider design for PLL using 0.18μm CMOS technology. Proceedings of the 3rd IEEE International Workshop on System-on-Chip for RealTime Applications, Calgary, Alberta, Canada, 2003.

共引文献18

同被引文献10

  • 1KARAMV I, ROGERS J W M. A 3.5 mW fully integrated 1.8 GHz synthesizer in 0. 13-μm CMOS [C] // IEEE NEWCAS. 2006 :49-52.
  • 2PENG Y-H, LU L-H. A 16-GHz triple-modulus phaseswitching prescaler and its application to a 15-GHz frequency synthesizer in 0. 18μn CMOS [J]. IEEE Trans Microwave Theory and Techniques, 2007, 5(1): 44-51.
  • 3YU X P, DO M A, MA J G, et al. A new 5 GHz CMOS dual-modulus prescaler [C] // IEEE Circ and Syst Int Symp. 2005:5027- 5030.
  • 4YU X P, DO M A, MA J G, et al. Low power high- speed CMOS dual-modulus prescaler design with irabalanced phase-switching technique [J]. IEEE Proc Cire Dev Syst, 2005, 152(2) : 127-132.
  • 5KRISHNAPURA N, KINGET P R. A 5. 3-GH programmable divider for HiPerLAN in 0. 25-μm CMOS [J]. IEEE J Sol Sta Circ, 2000, 35(7) : 1019-1024.
  • 6SHU K, SANCHEZ-S1NENCIO E. A 5-GHz prescaler using improved phase switching [C] // Proc IEEE Int Symp Circ and Syst. 2002, 3: 85-88.
  • 7CHIEN H-M, LIN T-H, IBRAHIM B, et al. A 4 GHz fractional-N Synthesizer for IEEE 802. 11- a [C] //IEEE Symp VLSI Circ. 2004: 46-49.
  • 8MAO X-J, YANG H-Z, WANG H. New frequency divider with 8 output phases for phase switching prescaler [C]// IEEE Conf Commun Circ and Syst, 2006, 4: 2588-2591.
  • 9袁泉,杨海钢,董方源,钟伦贵.频率综合器中低功耗高速多模分频器设计的“时间借用”方法[J].Journal of Semiconductors,2008,29(4):794-799. 被引量:1
  • 10周春元,李国林.基于90nm CMOS工艺的12GHz二分频器[J].微电子学,2008,38(5):670-673. 被引量:7

引证文献1

二级引证文献4

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部