期刊文献+

高速全数字解调器的并行码元同步设计 被引量:5

Symbol Synchronization Design in High-speed All-digital Parallel Demodulator
下载PDF
导出
摘要 针对高速和宽码速率的要求,在Gardner算法的基础上设计了并行码元同步模块。该模块可以满足960MHz中频采样的全数字解调器要求,适应码速率40Mbps-320Mbps,并通过了仿真验证。 Symbol synchronization re-generates clock and sample time. This paper modifies the Gardner algorithm and proposes a parallel symbol synchronization algorithm, which can used in a high-speed all-digital parallel demodulator.
作者 杨磊 陈金树
出处 《微计算机信息》 北大核心 2008年第13期288-289,共2页 Control & Automation
关键词 高速全数字解调器 并行结构 码元同步 并行NCO控制 hlgh-speed all-digital parallel demodulator parallel structure Symbol synchronization parallel NCO control
  • 相关文献

参考文献6

  • 1F.M.Gardner,Interpolation in Digital Modems-Part Ⅰ:Fundamentals,IEEE Tram Comm,COM-41,pp501-507,Mar,1993.
  • 2F.M.Gardner,L.Eurp,R.A.harris,Interpolation in Digital Modems-Part Ⅱ:Implementation and performance,IEEE Trans Comm,COM-41,pp998-1008,Mar,1993.
  • 3G.Grebowsky and A.GreyAn,All-DigitalHigh Data-Rate Parallel Receiver,TDA progress report 42-131,1997-11-15.
  • 4Andrew Gray,Gerald J Grebowsky,Meera Srinivasan,Parminder Ghuman,Parallel-Processing High-Rate digital Demodulator ASIC,NASA TECH BRIEF Vol 26.No.3 2002.
  • 5美 A.V.奥本海姆,R.W.谢弗.《离散时间信号处理》,科学出版社,1998.
  • 6王松涛,刘宏立,毛六平,童调生.基于软件无线电的QPSK解调的设计[J].微计算机信息,2007(01S):230-231. 被引量:5

二级参考文献6

  • 1汪洋,葛临东.利用CORDIC算法在FPGA中实现可参数化的FFT[J].微计算机信息,2005,21(06Z):101-103. 被引量:4
  • 2杨小牛 邹少丞 楼才义.软件无线电技术与实现[M].北京:电子工业出版社,2004..
  • 3Walter J S.A Unified Algorithm for Elementary Functions[A].AFIPS Spring Joint Computer Conf[C].1997,38.
  • 4Volder J E.The CORDIC Trigonometric Computing Technique.IEEE Trans.Elec.Comp.,1959.
  • 5M Kuhlman,K K Parhi.A High-Speed CORDIC Algorithm and Architecture for DSP Applications.IEEE Workshop on Signal Processing Systems,1999.
  • 6Ray Andraka.A Survey of CORDIC Algorithms for FPGA Based Computers.Andraka Consulting Group,Inc 1998 ACM.

共引文献4

同被引文献17

  • 1裴楠,陈金树.高速全数字解调中并行载波同步的研究[J].微计算机信息,2008,24(10):1-2. 被引量:6
  • 2唐杰敏,葛万成.单载波频域均衡系统的研究[J].电脑知识与技术(过刊),2007(20):347-348. 被引量:2
  • 3陈大夫,张尔扬.600Mbit/s高速数传数字中频接收机DFT结构设计[J].飞行器测控学报,2007,26(2):37-42. 被引量:3
  • 4张国斌,黄湧.IEEE802.16a单载波频域均衡方案的仿真[J].电讯技术,2007,47(3):125-130. 被引量:3
  • 5陈晖,易克初,李文铎.高速数字解调中的并行处理算法[J].电子科学大学学报,2010,39(3) :340 -345.
  • 6Lin Changxing,Shao Beibei,Zhang Jian. A high data rate paralleldemodulator suted for FPGA imlementation [ C] // 2010 Sympo-sium on Intelligent Signal Processing and Communication Systems,ISPACS 2010,2010:1 -4.
  • 7Cordeiro C, Abu-Surra S. PHY/MAC complete propo-sal. spacifi-cation[ DB/OL]. [2010-05-18]. http: //www. ieee802. org/11/Reports/tgad_update. html.
  • 8Gray A, Srinivasan M, Simon M. Flexible All-Digital Receiver for Bandwidth Efficient Modulations [ R ]. Jet Propulsion Lab, 2000.
  • 9Barton S K, Al-Jalili Y O. A Symbol Timing Recovery Scheme Based on Spectral Redundancy [ C ]. IEE Collo- quium on Advanced Modulation and Coding Techniques for Satellite Communicaitons, 1992 : 3/1 - 3/6.
  • 10Al-Jalili Y O, Henriquez-Navarro J M. Experimental Study of a Symbol Timing Synchronization Algorithm Im- plemented in the Frequency Domain[ C]. The 3rd Euro- pean Conference on Satellite Communications, 1993 : 374 - 378.

引证文献5

二级引证文献6

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部