摘要
为解决设计灵活性和重用问题,取得设计资源和性能的良好平衡,基于泰勒线性插值的ROM压缩方法,设计并实现了一种自动生成带有相位调制功能DDS软核的IP编译器。对关键算法和硬件架构以及代码自动生成原理进行了描述,并且给出了实验结果。
To achieve the flexibility and reusability of design, and taking tradeoff between performance and circuit area into consideration, an IP compiler for phase modulation supported DDS core was designed and implemented based on Taylor interpolation ROM compress technique. The principle of HDL code auto generation was dealt with. The key algorithm and hardware architecture were described in detail. And finally, experimental results were discussed.
出处
《微电子学》
CAS
CSCD
北大核心
2008年第3期381-384,共4页
Microelectronics
基金
国家高技术研究发展(863)计划基金资助项目(2002AA11901015)