期刊文献+

A novel low-voltage operational amplifier for low-power pipelined ADCs

A novel low-voltage operational amplifier for low-power pipelined ADCs
原文传递
导出
摘要 A novel low-voltage two-stage operational amplifier employing class-AB architecture is presented. The structure utilizes level-shifters and current mirrors to create the class-AB behavior in the first and second stages. With this structure, the transconductances of the two stages are double compared with the normal configuration without class-AB behaviors with the same current consumption. Thus power can be saved and the operation frequency can be increased. The nested cascode miller compensation and symmetric common-mode feedback circuits are used for large unit-gain bandwidth, good phase margin and stability. Simulation results show that the sample-and-hold of the 12-bit 40-Ms/s pipelined ADC using the proposed amplifier consumes only 5.8 mW from 1.2 V power supply with signal-to-noise-and-distortion ratio 89.5 dB, spurious-free dynamic range 95.7 dB and total harmonic distortion -94.3 dB with Nyquist input signal frequency. A novel low-voltage two-stage operational amplifier employing class-AB architecture is presented. The structure utilizes level-shifters and current mirrors to create the class-AB behavior in the first and second stages. With this structure, the transconductances of the two stages are double compared with the normal configuration without class-AB behaviors with the same current consumption. Thus power can be saved and the operation frequency can be increased. The nested cascode miller compensation and symmetric common-mode feedback circuits are used for large unit-gain bandwidth, good phase margin and stability. Simulation results show that the sample-and-hold of the 12-bit 40-Ms/s pipelined ADC using the proposed amplifier consumes only 5.8 mW from 1.2 V power supply with signal-to-noise-and-distortion ratio 89.5 dB, spurious-free dynamic range 95.7 dB and total harmonic distortion -94.3 dB with Nyquist input signal frequency.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第1期82-85,共4页 半导体学报(英文版)
关键词 low-voltage operational amplifier CLASS-AB two-stage amplifier low-power pipelined ADC low-voltage operational amplifier class-AB two-stage amplifier low-power pipelined ADC
  • 相关文献

参考文献8

  • 1Huber D J, Chandler R J. A 10 b 160 MS/s 84 mW 1 V subranging ADC in 90 nm CMOS. ISSCC Dig Tech Papers, 2007: 455.
  • 2Yoshioka M, Kudo M. A 0.8 V 10 b 80 MS/s 6.5 mW pipelined ADC with regulated overdrive voltage biasing. ISSCC Dig Tech Papers, 2007:452.
  • 3Sansen W M C. Analog design essentials. Springer, 2006.
  • 4Giustolisi G, Palmisano G. 1.2 V CMOS Op-AMP with a dynamically biased output stage. IEEE J Solid-State Circuits, 2000, 35:632.
  • 5Yavari M, Shoaei O. Low-voltage low-power fast-settling CMOS operational transcondutance amplifiers for switched- capacitor applications. IEE Proc Circuits Devices Syst, 2004, 151(5): 573.
  • 6Hogervorst R. Design of low-voltage low-power CMOS operational amplifier cells. Delft, The Netherlands: Delft University Press, 1996.
  • 7Choksi O, Carley R L. Analysis of switched-capacitor common-mode feedback circuit. IEEE Trans Circuits Syst II, 2003, 50(12): 906.
  • 8Lotfi R, Shoaei O. A low-voltage low-power fast-settling operational amplifier for use in high-speed high-resolution pipelined A/D converters. IEEE Intl Symp Circuits & Systems, 2002:416.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部