期刊文献+

A 13-bit, 8 MSample/s pipeline A/D converter

A 13-bit, 8 MSample/s pipeline A/D converter
原文传递
导出
摘要 A 13-bit 8 MSample/s high-accuracy CMOS pipeline ADC is proposed. At the input, the sample-andhold amplifier (SHA) is removed for low power and low noise; meanwhile, an improved sampling circuit is adopted to alleviate the clock skew effect. On-chip bias current is programmable to achieve low power dissipation at different sampling rates. Particularly, drain-to-source voltages in the operational amplifiers (opamps) are fixed to ensure high DC gain within the variant range of the bias current. Both on-chip and off-chip decoupling capacitors are used in the voltage reference circuit in consideration of low power and stability. The proposed ADC was implemented in 0.18-μm 1P6M CMOS technology. With a 2.4-MHz input, the measured peak SNDR and SFDR are 74.4 and 91.6 dB at 2.5 MSample/s, 74.3 and 85.4 dB at 8.0 MSample/s. It consumes 8.1, 21.6, 29.7, and 56.7 mW (including I/O drivers) when operating at 1.5, 2.5, 5.0, and 8.0 MSample/s with 2.7 V power supply, respectively. The chip occupies 3.2 mm^2, including I/O pads. A 13-bit 8 MSample/s high-accuracy CMOS pipeline ADC is proposed. At the input, the sample-andhold amplifier (SHA) is removed for low power and low noise; meanwhile, an improved sampling circuit is adopted to alleviate the clock skew effect. On-chip bias current is programmable to achieve low power dissipation at different sampling rates. Particularly, drain-to-source voltages in the operational amplifiers (opamps) are fixed to ensure high DC gain within the variant range of the bias current. Both on-chip and off-chip decoupling capacitors are used in the voltage reference circuit in consideration of low power and stability. The proposed ADC was implemented in 0.18-μm 1P6M CMOS technology. With a 2.4-MHz input, the measured peak SNDR and SFDR are 74.4 and 91.6 dB at 2.5 MSample/s, 74.3 and 85.4 dB at 8.0 MSample/s. It consumes 8.1, 21.6, 29.7, and 56.7 mW (including I/O drivers) when operating at 1.5, 2.5, 5.0, and 8.0 MSample/s with 2.7 V power supply, respectively. The chip occupies 3.2 mm^2, including I/O pads.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第2期69-73,共5页 半导体学报(英文版)
关键词 analog-to-digital converter PIPELINE HIGH-ACCURACY sampling circuit power programmable analog-to-digital converter pipeline high-accuracy sampling circuit power programmable
  • 相关文献

参考文献7

  • 1Lu C C, Lee T S. A 10-bit 60-MS/s low-power CMOS pipelined analog-to-digital converter. IEEE Trans Circuits Syst Ⅱ, 2007, 54(8): 658
  • 2Chiu Y, Gray P R, Nikolic B. A 14-b, 12-MS/s CMOS pipeline ADC with over 100-dB SFDR. IEEE J Solid-State Circuits, 2004, 39(12): 2139
  • 3Cho T. Low-power low-voltage analog-to-digital conversion techniques using pipelined architectures. PhD Dissertation, University of California Berkeley, 1995
  • 4Chiu Y. Inherently linear capacitor error-averaging techniques for pipelined A/D conversion. IEEE Trans Circuits Syst Ⅱ, 2000, 47(3): 229
  • 5Li Fule, Wang Hongmei, Li Dongmei, et al. A capacitor mismatch calibration technique for pipelined A/D conversion. Chinese Journal of Semiconductors, 2005, 26(9): 1838
  • 6Chuang S Y, Sculley T L. A digitally self-calibrating 14-bit 10- MHz CMOS pipelined A/D converter. IEEE J Solid-State Circuits, 2002, 37(6): 674
  • 7Ray S, Song B S. A 13-b linear, 40-MS/s pipelined ADC with self-configured capacitor matching. IEEE J Solid-State Circuits, 2007, 42(3): 463

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部