期刊文献+

MELP解码器系统的FPGA实现 被引量:2

Implementation of MELP decoder on FPGA
下载PDF
导出
摘要 低比特率混合激励线性预测(MELP)算法的复杂性使得MELP声码器系统的实时实现比较困难。根据MELP声码器的算法,提出了一种新的基于现场可编程门阵列(FPGA)实现整个解码器系统的单片方案,并在FPGA平台上完成了对整个系统的验证。该系统主要包括NiosII微处理器和自定义IP模块,通过自定义IP弥补了NiosII处理器运算能力的不足。实验结果表明,实现了MELP解码系统的实时处理。 MELP algorithm with low bit-rate is complexity,which makes implementation of MELP coder/decoder in real time very difficult.Based on the algorithm of MELP decoder,presents a SOC scheme for implementing a MELP decoder system on a FPGA chip,and the system has been verified on FPGA.The important parts of the system are NioslI processor and custom IP cores.The custom IP cores remedies the weak capability of NiosII processor.Experiments shows that MELP decoder is achievable in real time.
出处 《计算机工程与应用》 CSCD 北大核心 2009年第9期74-76,共3页 Computer Engineering and Applications
基金 国家自然科学基金(No.60772032)~~
关键词 混合激励线性预测 实时 流水线 IP模块 Mixed Excited Linear Predication(MELP) real time pipeline IP core
  • 相关文献

参考文献6

  • 1Supplee L M,McCree A V.MELP:the new federal standard at 2400 bps[J].Acoustics,Speech,and Signal Processing, 1997,ICASSP- 97:1591-1594.
  • 2Xiao Lin,Choon Boon Lim,Soo Peng Hoh.Real time implementation of low bit rate speech encoder MELP on TMS320C54x DSP[C]// 5th International Conference on Signal Processing Proceedings,Aug 2000: 651-654.
  • 3Chen Liang,Zhang Xiongwei.A new 1.2 kb/s speech coding algorithm and its real-time implementation on TMS320LC548 [C]// WCC-ICCT 2000 International Conference on Communication Technology Proceedings, Aug 2000: 388-391.
  • 4McCree A,Truong K.An enhanced 2.4 kbit/s MELP coder[J].IEEE. Speech Coding for Telecommunications, 101-102,Sept.20-22,1995.
  • 5王炳锡.音编码[M].西安:西安电子科技大学出版社,2002.
  • 6Stallings W.Computer organization and architecture[M].张昆藏,译.北京:电子工业出版社,2002.

同被引文献16

引证文献2

二级引证文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部