摘要
本文介绍了基于静止图像压缩标准JPEG基本模式的编码器软IP核的设计与实现。本设计采用适于VLSI实现的DCT算法结构,单周期实现Huffman编码,图像压缩过程流水线实现,达到高处理速率和高数据吞吐率。使用Design Compiler在SMIC0.18um CMOS单元库下综合,时钟频率可以达到125MHz,可处理每秒三十帧的1280*1024SXGA图像。本IP核可以方便地集成到诸如数码相机、手机以及扫描仪等各种应用中。
The paper presents the design and implementation of a soft encoder IP based on the JPEG baseline image compression standard. The design adopted the DCT algorithm architecture which is efficient for VLSI implementation and eould encode the Huffman code in a clock period, compress the image in pipelining and obtain high speed and throughput. Synthesized in Design Compiler with the SMIC 0.18um CMOS library , the result is up to 125MHZ frequency and could handle 30 frames per second of 1280*1024 SXGA images. This IP can be conveniently integrated into various application such as digital camera,cell phone,and color FAX, etc.
出处
《微计算机信息》
2009年第14期34-36,共3页
Control & Automation
基金
基金申请人:于映
项目名称:射频开关悬梁振动特性分析及纳米尺度下的触点行为研究
基金颁发部门:福建省科技厅(2006J0032)