期刊文献+

A low-noise PLL design achieved by optimizing the loop bandwidth

A low-noise PLL design achieved by optimizing the loop bandwidth
原文传递
导出
摘要 This paper describes a low-noise phase-locked loop (PLL) design method to achieve minimum jitter. Based on the phase noise properties extracted from the transistor, and the low-pass or high-pass transfer characteristics of different noise sources to the output, an optimal loop bandwidth design method, derived from a continuous-time PLL model, further improves the jitter characteristics of the PLL. The described method not only finds the optimal loop-bandwidth to minimize the overall PLL jitter, but also achieves optimal loop-bandwidth by changing the value of the resistor or charge pump current. In addition, a phase-domain behavioral model in ADS is presented for accurately predicting improved jitter performance of a PLL at system level. A prototype PLL designed in a 0.18 μm CMOS technology is used to investigate the accuracy of the theoretical predictions. The simulation shows significant performance improvement by using the proposed method. The simulated RMS and peak-to-peak jitter of the PLL at the optimal loop-bandwidth are 10.262 ps and 46.851 ps, respectively. This paper describes a low-noise phase-locked loop (PLL) design method to achieve minimum jitter. Based on the phase noise properties extracted from the transistor, and the low-pass or high-pass transfer characteristics of different noise sources to the output, an optimal loop bandwidth design method, derived from a continuous-time PLL model, further improves the jitter characteristics of the PLL. The described method not only finds the optimal loop-bandwidth to minimize the overall PLL jitter, but also achieves optimal loop-bandwidth by changing the value of the resistor or charge pump current. In addition, a phase-domain behavioral model in ADS is presented for accurately predicting improved jitter performance of a PLL at system level. A prototype PLL designed in a 0.18 μm CMOS technology is used to investigate the accuracy of the theoretical predictions. The simulation shows significant performance improvement by using the proposed method. The simulated RMS and peak-to-peak jitter of the PLL at the optimal loop-bandwidth are 10.262 ps and 46.851 ps, respectively.
机构地区 School of Computer
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第8期156-159,共4页 半导体学报(英文版)
基金 supported by the National Natural Science Foundation of China(No.60873212)
关键词 continuous-time domain analysis optimal loop bandwidth phase-domain behavioral model timing jitter continuous-time domain analysis optimal loop bandwidth phase-domain behavioral model timing jitter
  • 相关文献

参考文献8

  • 1Razavi B. A study of phase noise in CMOS oscillators. IEEE J Solid-State Circuits, 1996, 31:331.
  • 2Novof I, Austin J, Kelkar R, et al. Fully-integrated CMOS phase-locked loop with 15 to 40 MHz locking range and ± 50 ps jitter. ISSCC Dig Tech Papers, 1995:112.
  • 3Maneatis J. Low-jitter process-independent DLL and PLL based on self-biased techniques. ISSCC Dig Tech Papers, 1996: 130.
  • 4Musa F A. Noise analysis of phase locked loops and system trade-offs, http://www-tcad.stanford.edu/tcad/pubs/theses/yizanglu.pdf.
  • 5He Jie. Research of integrated frequency synthesizer for digital video broadcasting (DVB-T) receiver. PhD Thesis, Fudan University, 2005:45 (in Chinese).
  • 6Hajimiri A, Lee T H. A general theory of phase noise in electrical oscillators. IEEE J Solid-State Circuits, 1998, 33(2): 179.
  • 7Egan W F. Frequency synthesis by phase lock. New York: Wiley-Inter Science, 1981 : 40.
  • 8Fischette D. First time, every time practical tips for phase locked loop design. 2007: 12. http://www.delroy.com.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部