期刊文献+

A 12-bit 100 MS/s pipelined ADC with digital background calibration

A 12-bit 100 MS/s pipelined ADC with digital background calibration
原文传递
导出
摘要 This paper presents a 12-bit 100 MS/s CMOS pipelined analog-to-digital converter (ADC) with digital background calibration. A large magnitude calibration signal is injected into the multiplying digital-to-analog converter (MDAC) while the architecture of the MDAC remains unchanged. When sampled at 100 MS/s, it takes only 2.8 s to calibrate the 12-bit prototype ADC and achieves a peak spurious-free dynamic range of 85 dB and a peak signal-to-noise plus distortion ratio of 66 dB with 2 MHz input. Integral nonlinearity is improved from 1.9 to 0.6 least significant bits after calibration. The chip is fabricated in a 0.18μm CMOS process, occupies an active area of 2.3 × 1.6 mm^2, and consumes 205 mW at 1.8 V. This paper presents a 12-bit 100 MS/s CMOS pipelined analog-to-digital converter (ADC) with digital background calibration. A large magnitude calibration signal is injected into the multiplying digital-to-analog converter (MDAC) while the architecture of the MDAC remains unchanged. When sampled at 100 MS/s, it takes only 2.8 s to calibrate the 12-bit prototype ADC and achieves a peak spurious-free dynamic range of 85 dB and a peak signal-to-noise plus distortion ratio of 66 dB with 2 MHz input. Integral nonlinearity is improved from 1.9 to 0.6 least significant bits after calibration. The chip is fabricated in a 0.18μm CMOS process, occupies an active area of 2.3 × 1.6 mm^2, and consumes 205 mW at 1.8 V.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2009年第11期109-113,共5页 半导体学报(英文版)
关键词 pipelined analog-to-digital converter background calibration digital calibration capacitor mismatch finite op-amp gain pipelined analog-to-digital converter background calibration digital calibration capacitor mismatch finite op-amp gain
  • 相关文献

参考文献11

  • 1Karanicolas A N, Lee H S, Bacrama K L. A 15-b 1-Msample/s digitally self-calibrated pipeline ADC. IEEE J Solid-State Circuits, 1993, 28:1207.
  • 2De Wit M, Tan K S, Hester R K. A low-power 12-b analogto-digital converter with on-chip precision trimming. IEEE J Solid-State Circuits, 1993, 28:455.
  • 3Ingino J, Wooley B. A continuously calibrated 12-b, 10-MS/s, 3.3-V A/D converter. IEEE J Solid-State Circuits, 1998, 33: 1920.
  • 4Chiu Y, Tsang C W, Nikolic B, et al. Least mean square adaptive digital background calibration of pipelined analog-to-digital converters. IEEE Trans Circuits Syst I, 2004, 51:38.
  • 5Ming J, Lewis S H. An 8-bit 80-Msample/s pipelined analog- to-digital converter with background calibration. IEEE J Solid- State Circuits, 2001, 36:1489.
  • 6Liu H C, Lee Z M, Wu J T. A 15-b 40-MS/s CMOS pipelined analog-to-digital converter with digital background calibration. IEEE J Solid-State Circuits, 2005, 40:1047.
  • 7Siragursa E, Galton I. A digitally enhanced 1.8-V 15-bit 40- MSample/s CMOS pipelined ADC. IEEE J Solid-State Circuits, 2004, 39:2126.
  • 8Jewett R, Poulton K, Hsieh K C, et al. A 12-b 128-MSample/s ADC with 0.05 LSB DNL. IEEE ISSCC Dig Tech Papers, 1997:138.
  • 9Keane J P, Hurst P J, Lewis S H. Background interstage gain calibration technique for pipelined ADCs. IEEE Trans Circuits Syst, 2005, 52:32.
  • 10Daito M, Matsui H, Ueda M, et al. A 14-bit 20-MS/s pipelined ADC with digital distortion calibration. IEEE J Solid-State Circuits, 2006, 41:2417.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部