期刊文献+

Analysis of trigger behavior of high voltage LDMOS under TLP and VFTLP stress

Analysis of trigger behavior of high voltage LDMOS under TLP and VFTLP stress
原文传递
导出
摘要 The physical mechanisms triggering electrostatic discharge (ESD) in high voltage LDMOS power transistors (〉 160 V) under transmission line pulsing (TLP) and very fast transmission line pulsing (VFTLP) stress are investigated by TCAD simulations using a set of macroscopic physical models related to previous studies implemented in Sentaurus Device. Under VFTLP stress, it is observed that the triggering voltage of the high voltage LDMOS obviously increases, which is a unique phenomenon compared with the low voltage ESD protection devices like NMOS and SCR. The relationship between the triggering voltage increase and the parasitic capacitances is also analyzed in detail. A compact equivalent circuit schematic is presented according to the investigated phenomena. An improved structure to alleviate this effect is also proposed and confirmed by the experiments. The physical mechanisms triggering electrostatic discharge (ESD) in high voltage LDMOS power transistors (〉 160 V) under transmission line pulsing (TLP) and very fast transmission line pulsing (VFTLP) stress are investigated by TCAD simulations using a set of macroscopic physical models related to previous studies implemented in Sentaurus Device. Under VFTLP stress, it is observed that the triggering voltage of the high voltage LDMOS obviously increases, which is a unique phenomenon compared with the low voltage ESD protection devices like NMOS and SCR. The relationship between the triggering voltage increase and the parasitic capacitances is also analyzed in detail. A compact equivalent circuit schematic is presented according to the investigated phenomena. An improved structure to alleviate this effect is also proposed and confirmed by the experiments.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2010年第1期30-33,共4页 半导体学报(英文版)
关键词 electrostatic discharge transmission line pulsing very fast transmission line pulsing lateral double-diffused metal-oxide-semiconductor transistor electrostatic discharge transmission line pulsing very fast transmission line pulsing lateral double-diffused metal-oxide-semiconductor transistor
  • 相关文献

参考文献9

  • 1Murari B, Bertotti F, Vignola G A. Smart power IC's. Berlin: Springer, 1996.
  • 2Sun W, Shi L, Sun Z, et al. High voltage power integrated circuit technology with N-VDMOS, RESURF P-LDMOS and novel level shift circuit for PDP scan driver IC. IEEE Trans Electron Devices, 2006, 53(4): 891.
  • 3Young C, Besse P, Zecri M, et al. Geometry effect on power and ESD capability of LDMOS power devices. Proceedings of IEEE 15th International Symposium on Power Semiconductor Devices and ICs, April 2003:265.
  • 4Boselli G, Mouthaan A J, Kuper F G. Rise-time effects in ggn- MOSt under TLP stress. Microelectron Reliab, 2000, 40(12): 2061.
  • 5Vashchenko V A, Farrenkopf D, Hopper P. Active control of the triggering characteristics of NPN BJT, BSCR and NLDMOS- SCR devices. Proceedings of the 19th International Symposium on Power Semiconductor Devices and ICS, 2007:41.
  • 6Goyal A, Whitfield J, Hong C, et al. Unique ESD failure mechanism of high voltage LDMOS transistors for very fast transients. IEEE 46th Annual International Reliability Physics Symposium Proceedings, 2008:673.
  • 7Oh K H. Investigation of ESD performance in advanced CMOS technology. PhD Thesis, CIS, Center for Integrated Systems, Stanford University, Stanford, California, USA, 2002.
  • 8Zhou Y, Hajjar J J, Righter A W, et al. Modeling snapback of LVTSCR devices for ESD circuit simulation using advanced BJT and MOS models. 29th Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD), 2007:3A.3-1.
  • 9Mergens M, Wilkening W, Mettler S, et al. Analysis and compact modeling of lateral DMOS power devices under ESD stress conditions. Electrical Overstress/Electrostatic Discharge Symposium Proceedings, 1999:1.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部