期刊文献+

A 1.4-V 25-mW 600-MS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS 被引量:1

A 1.4-V 25-mW 600-MS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
原文传递
导出
摘要 A 600-MSample/s 6-bit folding and interpolating analog-to-digital converter(ADC) is presented.This ADC with single track-and-hold(T/H) circuits is based on cascaded folding amplifiers and input-connection-improved active interpolating amplifiers.The prototype ADC achieves 5.55 bits of the effective number of bits(ENOB) and 47.84 dB of the spurious free dynamic range(SFDR) at 10-MHz input and 4.3 bit of ENOB and 35.65 dB of SFDR at 200-MHz input with a 500 MS/s sampling rate; it achieves 5.48 bit of ENOB and 43.52 dB of SFDR at 1-MHz input and 4.66 bit of ENOB and 39.56 dB of SFDR at 30.1-MHz input with a 600-MS/s sampling rate.This ADC has a total power consumption of 25 mW from a 1.4 V supply voltage and occupies 0.17 mm^2 in the 0.13-μm CMOS process. A 600-MSample/s 6-bit folding and interpolating analog-to-digital converter(ADC) is presented.This ADC with single track-and-hold(T/H) circuits is based on cascaded folding amplifiers and input-connection-improved active interpolating amplifiers.The prototype ADC achieves 5.55 bits of the effective number of bits(ENOB) and 47.84 dB of the spurious free dynamic range(SFDR) at 10-MHz input and 4.3 bit of ENOB and 35.65 dB of SFDR at 200-MHz input with a 500 MS/s sampling rate; it achieves 5.48 bit of ENOB and 43.52 dB of SFDR at 1-MHz input and 4.66 bit of ENOB and 39.56 dB of SFDR at 30.1-MHz input with a 600-MS/s sampling rate.This ADC has a total power consumption of 25 mW from a 1.4 V supply voltage and occupies 0.17 mm^2 in the 0.13-μm CMOS process.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2010年第2期70-75,共6页 半导体学报(英文版)
基金 supported by the National Natural Science Foundation of China(No.90407003) the Science and Technology Commission of Shanghai Municipality(Nos.067062003,08XD14007) the Shanghai-Applied Materials Research and Development Fund(No. 07SA16)
关键词 analog-to-digital converter cascaded folding active interpolating analog-to-digital converter cascaded folding active interpolating
  • 相关文献

参考文献7

  • 1Saberinia E, TewJik A H, Chang K C, et al. Analog to digital converter resolution of multi-band OFDM and pulsed-OFDM ultra wideband systems. IEEE Int Symp Control, Communications and Signal Processing, 2004:787.
  • 2Venes A G W, van de Plassche R J. An 80-MHz, 80-mW, 8- b CMOS folding A/D converter with distributed track-and-hold preprocessing. IEEE J Solid-State Circuits, 1996, 31(12): 1846.
  • 3Pan H, Abidi A A. Signal folding in A/D converters. IEEE Trans Circuits Syst I: Regular Papers, 2004, 51 (1): 3.
  • 4Vorenkamp P, Roovers R. A 12-b, 60-MSample/s cascaded folding and interpolating ADC. IEEE J Solid-State Circuits, 1997, 32(12): 1876.
  • 5Flynn M P, Sheahan B. A 400-Msample/s, 6-b CMOS folding and interpolating ADC. IEEE J Solid-State Circuits, 1998, 33(12): 1932.
  • 6Li Y, Sanchez-Sinencio E. A wide input bandwidth 7-bit 300- MSample/s folding and current-mode interpolating ADC. IEEE J Solid-State Circuits, 2003, 38(8): 1405.
  • 7Geelen G, Paulus E. An 8b 6OO MS/s 2OO mW CMOS folding A/D converter using an amplifier preset technique. IEEE Int Solid-State Circuits Conf Dig Tech Papers, 2004.

同被引文献12

  • 1彭新芒,杨银堂,朱樟明.一种采用0.5μm CMOS工艺的多通道SAR ADC[J].微电子学,2007,37(2):217-220. 被引量:2
  • 2Lee S C,Jeon Y D, Kwon J K,et al. A lO-bit 205-MS/s 1.0-mm2 90-nm CMOS Pipeline ADC for Flat Panel Display Applications [J]. IEEE Journal of Solid-State Circuits, 2008,42 (12) :2688- 2695.
  • 3Huang G Y, Chang S J, Liu C C, et al. 10-bit 30-MS/s SAR ADC Using a Switchback Switching Method [J]. IEEE Transactions on Very Large Scale Integration Systems, 2013,21 (3) : 584-588.
  • 4Harpe P, Cantatore E, Van Roermund A. A 10b/12b 40 kS/s SARADC With Data-Driven Noise Reduction Achieving up to lO.lb ENOB at 2.2 fJ/Conversion-Step [J]. IEEE Journal of Solid-State Circuits, 2013,48(12) : 3011-3018.
  • 5Hu W,Liu Y T,Nguyen T,et al. An 8-Bit Single-Ended Ultra-Low- Power SAR ADC with a Novel DAC Switching Method and a Coun- ter- Based Digital Control Circuitry [J]. IEEE Transactions on Cir- cuits & Systems I Regular Papers,2013,60(7) : 1726 - 1739.
  • 6Shafti A, Yavari M. A Zero-Crossing Based 10-bit 100 MS/s Pipe- line ADC with Controlled Current in 9002nm CMOS [J]. Analog Integrated Circuits & Signal Processing, 2014,80( 1 ) : 141-151.
  • 7Verbruggen B, Iriguchi M, Craninckx J. A 1.7 mW 1 lb 250 MS/s 2-Times Interleaved Fully Dynamic Pipelined SAR ADC in 40 nm Digital CMOS [J]. IEEE Journal of Solid-State Circuits, 2012,47 (12) :2880-2887.
  • 8郑敏,何明华,杨尊先.一种用于14 bit SAR ADC的数字自校准算法[J].电子技术应用,2011,37(1):49-51. 被引量:1
  • 9张少真,李哲英.应用于SAR ADC中逐次逼近寄存器的设计[J].北京联合大学学报,2011,25(2):15-19. 被引量:3
  • 10胡黎斌,李文石.低功耗-高速-高精度SARADC的FoM函数研究[J].电子器件,2011,34(3):341-345. 被引量:2

引证文献1

二级引证文献3

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部