期刊文献+

A self-circulation structure for pipeline control

A self-circulation structure for pipeline control
下载PDF
导出
摘要 This paper proposes a circuit structure which can be used for both synchronous and asynchronous pipeline control. It is a self-circulation structure with embedded delay network, and a pipeline can be controlled by this structure with the interconnection of adjacent stages. This paper first proposes a basic circuit structure, then a linear pipeline is designed with self-circulation structure. The performance of linear pipeline is analyzed, and a 16-bit digital signal processor (DSP) with the structure is designed to prove the validity of the structure. Results show that about 10%-15% power consumption is saved with self-circulation structure compared with synchronous counterpart, while almost the same performance is achieved. This paper proposes a circuit structure which can be used for both synchronous and asynchronous pipeline control. It is a self-circulation structure with embedded delay network, and a pipeline can be controlled by this structure with the interconnection of adjacent stages. This paper first proposes a basic circuit structure, then a linear pipeline is designed with self-circulation structure. The performance of linear pipeline is analyzed, and a 16-bit digital signal processor (DSP) with the structure is designed to prove the validity of the structure. Results show that about 10% -15% power consumption is saved with self-circulation structure compared with synchronous counterpart, while almost the same performance is achieved.
出处 《Journal of Harbin Institute of Technology(New Series)》 EI CAS 2009年第6期771-775,共5页 哈尔滨工业大学学报(英文版)
基金 Sponsored by the National High Technology Research and Development Program of China(Grant No.2003AA1Z1350)
关键词 循环结构 管道 控制 数字信号处理器 电路结构 结构设计 互连结构 电力消耗 pipeline self-circulation timing analysis asynchronous circuit
  • 相关文献

参考文献8

  • 1Wong B P,Mittal A,Can Y.Nano-CMOS circuit and physical design.Willey-Interscience,2004,2(1):23-25.
  • 2Fuber S B,Garside J D,Temple S,et al.Amulet2e:an asynchronous embedded controller.Proceedings of IEEE Async'97,1997,1(2):212-215.
  • 3Hauck S.Asynchronous design methodologies:an overview.Proceedings of IEEE Asynchronous Design,1995,83(1):69-93.
  • 4Sparsq J,Furber S.Principle of Asynchronous Circuit Design--A Systems Perspective.Boston:Kluwer Academic Publisher,2001.137-142.
  • 5Ferreni M,Ozdag R O,Beerel P A.High performance asynchronous asic back-end design flow using single-track full-buffer standard cells.Proceeding of Asynchronous Circuit Design,2004,1(2):126-129.
  • 6Martin A J,Lines A.The design of an asynchronous MIPS R3000 microprocessor.Proceedings of the International Symposium on Quality Electronic Design,1997,1(2):124-126.
  • 7Shimada H.Pipeline stage unification:a low-energy consumption technique for future mobile processors.Proceedings of the 2003 International Symposium on Low Power Electronics and Design.2003.326-329.
  • 8Chinnery D,Keutzer K.Closing the Gap Between ASIC and Custom:Tools and Techniques for High Performance ASIC Design.Netherlands:Kluwer Academic Publisher,2002.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部