期刊文献+

A low-jitter RF PLL frequency synthesizer with high-speed mixed-signal down-scaling circuits 被引量:1

A low-jitter RF PLL frequency synthesizer with high-speed mixed-signal down-scaling circuits
原文传递
导出
摘要 A low-jitter RF phase locked loop(PLL) frequency synthesizer with high-speed mixed-signal down-scaling circuits is proposed.Several techniques are proposed to reduce the design complexity and improve the performance of the mixed-signal down-scaling circuit in the PLL.An improved D-latch is proposed to increase the speed and the driving capability of the DMP in the down-scaling circuit.Through integrating the D-latch with 'OR' logic for dual-modulus operation,the delays associated with both the 'OR' and D-flip-flop(DFF) operations are reduced,and the complexity of the circuit is also decreased.The programmable frequency divider of the down-scaling circuit is realized in a new method based on deep submicron CMOS technology standard cells and a more accurate wire-load model.The charge pump in the PLL is also realized with a novel architecture to improve the current matching characteristic so as to reduce the jitter of the system.The proposed RF PLL frequency synthesizer is realized with a TSMC 0.18-μm CMOS process. The measured phase noise of the PLL frequency synthesizer output at 100 kHz offset from the center frequency is only -101.52 dBc/Hz.The circuit exhibits a low RMS jitter of 3.3 ps.The power consumption of the PLL frequency synthesizer is also as low as 36 mW at a 1.8 V power supply. A low-jitter RF phase locked loop(PLL) frequency synthesizer with high-speed mixed-signal down-scaling circuits is proposed.Several techniques are proposed to reduce the design complexity and improve the performance of the mixed-signal down-scaling circuit in the PLL.An improved D-latch is proposed to increase the speed and the driving capability of the DMP in the down-scaling circuit.Through integrating the D-latch with 'OR' logic for dual-modulus operation,the delays associated with both the 'OR' and D-flip-flop(DFF) operations are reduced,and the complexity of the circuit is also decreased.The programmable frequency divider of the down-scaling circuit is realized in a new method based on deep submicron CMOS technology standard cells and a more accurate wire-load model.The charge pump in the PLL is also realized with a novel architecture to improve the current matching characteristic so as to reduce the jitter of the system.The proposed RF PLL frequency synthesizer is realized with a TSMC 0.18-μm CMOS process. The measured phase noise of the PLL frequency synthesizer output at 100 kHz offset from the center frequency is only -101.52 dBc/Hz.The circuit exhibits a low RMS jitter of 3.3 ps.The power consumption of the PLL frequency synthesizer is also as low as 36 mW at a 1.8 V power supply.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2010年第5期106-113,共8页 半导体学报(英文版)
基金 supported by the Specialized Research Fund for the Doctoral Program of Higher Education,China(No.20090092120012) the National Natural Science Foundation of China(No.60901012) Natural Science Foundation of Jiangsu Province,China (No.BK2009153).
关键词 PLL down-scaling circuits PRESCALERS charge pump JITTER PLL down-scaling circuits prescalers charge pump jitter
  • 相关文献

参考文献16

  • 1Lee J, Kim S, Kim J, et al. 159.2 mW SoC implementation of T-DMB receiver including stacked. Proceedings of Custom Inte- grated Circuits Conference, 2008:679.
  • 2Liou J J, Krstic A, Jiang Y M, et al. Modeling, testing, and analysis for delay defects and noise effects in deep submicron devices.IEEE Trans Computer-Aided Design of Integrated Circuits and Systems, 2003, 22(6): 756.
  • 3Staszewski R B, Muhammad K, Leipold D, et al. All-digital TX frequency synthesizer and discrete-time receiver for bluetooth radio in 130-nm CMOS. IEEE J Solid-State Circuits, 2004, 39(12): 2278.
  • 4Obote S, Syoubu K, Fukui Y, et al. A novel (N + 1/2) pulse swallow programmable divider for the prescaler PLL frequency synthesizer. Analog Integrated Circuits and Signal Processing, 1999, 21(2): 117.
  • 5Lo C W, Luong H C. A 1.5-V 900-MHz monolithic CMOS fast- switching frequency synthesizer for wireless applications. IEEE J Solid-State Circuits, 2002, 37(4): 457.
  • 6Van Paemel M. Analysis of a charge-pump PLL: a new model. IEEE Trans Commun, 1994, 42(7): 2490.
  • 7Sumi Y, Obote S, Kitai N, et al. PLL synthesizer with multiprogrammable divider. IEEE Trans Consumer Electron, 1999, 45(3): 950.
  • 8Yang C Y, Dehng G K, Hsu J M, et al. New dynamic flip-flops for high-speed dual-modulus prescaler. IEEE J Solid-State Circuits, 1998, 33(10): 1568.
  • 9Soares N J, van Noije W A M. A 1.6-GHz dual modulus prescaler using the extended true-single-phase-clock CMOS circuit technique (E-TSPC). IEEE J Solid-State Circuits, 1999, 34(1): 97.
  • 10Huh H, Koo Y, Lee K Y, et al. Comparison frequency doubling and charge pump matching techniques for dual-band ΔΣ fractional-N frequency synthesizer. IEEE J Solid-State Circuits, 2005, 40(11): 2228.

同被引文献10

  • 1Musa A, Murakami R, Sato T, et al. A low phase noise quadrature injection locked frequency synthesizer for MM-wave applications[J]. IEEE Journal of Sol- M-State Circuits, 2011, 46(11 ): 2635-2649.
  • 2Hwang M S, Kim J, Jeong D K. Reduction of pump current mismatch in charge-pump PLL[J]. Electron- ics Letters, 2009, 45(3) : 135 - 136.
  • 3Gardner F M. Charge-pump phase-lock loops[J]. IEEE Transactions on Communications, 1980, 28( 11 ) : 1849 - 1858.
  • 4Rhee W. Design of high performance CMOS charge pumps in phase-locked-loops [C ]//Proceedings of the 1999 IEEE International Symposium on Circuits and Systems VLSI. Orlando, FL, USA, 1999, 2: 545- 548.
  • 5Huang Q T, Rogenmoser R. Speed optimization of edge-triggered CMOS circuits for gigahertz single- phase clocks [J]. IEEE Journal of Solid-State Cir- cuits, 1996, 31(3): 456-465.
  • 6Wang C C, Wu J C. Efficiency improvement in charge pump circuits [J]. IEEE Journal of Solid-State Cir- cuits, 1997, 32(6) : 852 -860.
  • 7Johns D, Martin K. Analog integrated circuit design [M]. New York: John Wiley &Sons, 1997:266 - 273.
  • 8薛红,李智群,王志功,李伟,章丽.低杂散锁相环中的电荷泵设计[J].Journal of Semiconductors,2007,28(12):1988-1992. 被引量:11
  • 9周建政,王志功,李莉,王科平.DRM接收机射频前端芯片的频率规划设计[J].高技术通讯,2008,18(5):480-486. 被引量:7
  • 10尹喜珍,肖时茂,金玉花,吴启武,马成炎,叶甜春.A constant loop bandwidth fractional-N frequency synthesizer for GNSS receivers[J].Journal of Semiconductors,2012,33(4):117-123. 被引量:2

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部