期刊文献+

开关电流电路延迟线的设计

Design of Delay-line Circuit in Switched-current Circuit
下载PDF
导出
摘要 详细分析了开关电流(SI)电路第二代存储单元的传输函数和主要缺点,在此基础上设计了延迟线电路,并减小了电路中的时钟馈通误差和传输误差。HSpice仿真结果表明,该电路能精确地对输入信号进行采样保持,并且能无失真延迟任意时钟周期,可作为离散时间系统的基本单元电路。 The transfer function and main defects of the second-generation memory-cell in the switched-current circuit are analyzed.Based on the analysis,the delay-line circuit which can reduce the clock feedthrough erors and transfer errors in the circuit was designed.The simulation results in HSpice show that the circuit can sample and keep the input signal accutately,delay any clock periods without distortion,and can be taken as the basic unit circuit of a discrete time system.
作者 顾六平
出处 《现代电子技术》 2010年第11期173-174,184,共3页 Modern Electronics Technique
关键词 开关电流 第二代存储单元 延迟线 HSPICE switched-current second-generation memory-cell delay-line HSpice
  • 相关文献

参考文献7

  • 1MARTINS J M,DIAS V F.Harmonic distortion in switched-current audio memory cells[J].IEEE Trans.on Circuits and Systems-II,1999,46(3):326-334.
  • 2HUGHES J B,MOULDING K W.S21:A two-step approach to switched-currents[J].IEEE Proc.Int.Syrup.Cire.Syst.,1993,2:1235-1238.
  • 3高清运,秦世才,贾香鸾.离散时间积分器特性的研究[J].南开大学学报(自然科学版),2000,33(4):20-24. 被引量:8
  • 4Behazad Razavi.模拟CMOS集成电路设计[M].陈贵灿,译.西安:西安交通大学出版社,2003.
  • 5李拥平,石寅.一种开关电流电路时钟馈通的补偿技术[J].Journal of Semiconductors,2003,24(7):775-779. 被引量:8
  • 6TOUMAZOU C,等.开关电流-数字工艺的模拟技术[M].姚玉洁,等,译.北京:高等教育出版社,1997.
  • 7李拥平.高性能开关电流存储单元及其Sigma-Delta调制器的研究[D].北京:中国科学院,2004.

二级参考文献15

  • 1Ghau M S 刘根泉等(译).现代滤波器设计--有源RC和开关电容[M].北京:科学出版社,1989..
  • 2Hughes J B,Bird N C,Macbeth I C. Switched currents--a new technique for analog sampled-data signal processing.IEEE ISCAS'89 Proceedings, 1989 : 1584.
  • 3Fiez T S,Allstot D J. Switched-current circuit design issues.IEEE J Solid-State Circuits, 1991,26 (2) : 192.
  • 4Hughes J B, Moulding K W. SZI: A switched-current technique for high performance. Electron Lett, 1993, 29 (16):1400.
  • 5Toumazou C, Xiao S. n-step charge injection cancellation scheme for very accurate switched current circuits. Electron Lett, 1994,30(9) : 680.
  • 6Wu C Y,Cheng C C,Cho J J. Precise CMOS current sample/hold circuits using differential clock feedthrough attenuation techniques. IEEE J Solid-State Circuits, 1995,30(1) : 76.
  • 7Nairn D G. Zero-voltage switching in switched-current circuits. IEEE Proc Int Symp Circuits and Systems. London,UK,1994:5289.
  • 8Yang H C,Fiez T S, Allstot D J. Current-feedthrough effects and cancellation techniques in switched-current circuits.IEEE Proc Int Symp Circuits and Systems. New Orleans,1990:3186.
  • 9Song M,Lee Y,Kim W.A clock feedthrough reduction circuit for switched-current systems. IEEE J Solid-State Circuits,1993,28(2):133.
  • 10Wegmann G,Vittoz E A,Rahali F. Charge injection in analog MOS switches. IEEE J Solid-State Circuits, 1987 ,SC-22 (6) :1091.

共引文献13

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部