期刊文献+

10bit 40MS/s流水线模数转换器的研制 被引量:1

Research and Development of 10 bit 40 MS/s Pipelined A/D Converters
下载PDF
导出
摘要 设计了一种10 bit 40 MS/s流水线模数转换器。通过采用自举开关和增益提升的套筒式共源共栅运放,保证了采样保持电路和级电路的性能。该模数转换器采用TSMC0.35μmCMOS3.3 V工艺流片验证,芯片核心面积为5.6 mm2。测试结果表明,该模数转换器在采样率为40 MHz输入频率为280 kHz时,获得54.5 dB的信噪比和60.2 dB的动态范围;在采样率为46 MHz输入频率为12.6 MHz时,获得52.1 dB的信噪比和60.6 dB的动态范围。 A 10 bit 40 MS/s pipelined A/ D converters was designed.The gain-boosting amp and bootstrap switch were used to guarantee the performance of the sample and hold circuit(S/H) and the sub-stages.The ADC was fabricated in a 0.35 μm CMOS process and operates under a 3.3 V voltage,occupying 5.6 mm2.The measured results indicate that the ADC exhibits SNDR 54.5 dB,SFDR 60.2 dB for 280 kHz input frequency at 40 MS/s;and SNDR 52.1 dB,SFDR 60.6 dB for 12.6 MHz input frequency at 40 MS/s.
出处 《半导体技术》 CAS CSCD 北大核心 2010年第7期727-731,共5页 Semiconductor Technology
基金 国家自然科学基金资助项目(60676015)
关键词 流水线模数转换 采样保持电路 运算放大器 自举开关 pipelined A/D converter sample/hold circuit amplifier bootstrap switch
  • 相关文献

参考文献4

  • 1ABO A M. A 1.5 V, 10 bit, 14.3 MS/s CMOS pipeline analog-to-digital converter [J]. IEEE JSSC, 1999, 34(5): 599-606.
  • 2YUAN J.GBOPCAD: a synthesis tool for high-performance gain-boosted opamp design [J]. IEEE Trans on Circuits and Systems II, 2005, 52(9): 1535-1544.
  • 3卫宝跃,周玉梅,胡晓宇,戴澜.用于带数字校正12位40 MS/s流水线ADC的MDAC电路及数模接口[J].微电子学,2008,38(5):614-617. 被引量:3
  • 4YIN X M, WEI Q Y. A 10 bit 40 MS/s, 72 dB SFDR pipelined ADC for DTMB receivers [J] . Chinese J of Semiconductors, 2008, 29 (2) :366-370.

二级参考文献5

  • 1戴澜,周玉梅,胡晓宇.一种应用于流水线A/D转换器的数字校准算法[J].微电子学,2007,37(4):482-485. 被引量:3
  • 2拉扎维.模拟CMOS集成电路设计[M].陈贵灿,译.西安:西安交通大学出版社.2002
  • 3SUMANEN L, WALTARI M, HALONEN K. Optimizing the number of parallel channels and the stage resolution in time interleaved pipeline A/D converters [C] // IEEE Int Syrup Circ and Syst. Geneva, Switzerland. 2000:613-616.
  • 4FIGUEIREDO P M, VITAL J C. Low kickback noise techniques for CMOS latched comparators [C] // IEEE Int Symp Circ and Syst. Vancouver, Canada. 2004:537- 540.
  • 5ZANCHI A, TASY F. A 16 bit 65 MS/s 3.3 V pipe line ADC core in SiGe BiCMOS with 78-dB SNR and 180-fs jitter [J]. IEEE J Sol Sta Circ, 2005, 40(6): 1225- 1237.

共引文献2

同被引文献10

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部