期刊文献+

A parallel and scalable digital architecture for training support vector machines 被引量:1

A parallel and scalable digital architecture for training support vector machines
原文传递
导出
摘要 To facilitate the application of support vector machines (SVMs) in embedded systems,we propose and test a parallel and scalable digital architecture based on the sequential minimal optimization (SMO) algorithm for training SVMs.By taking advantage of the mature and popular SMO algorithm,the numerical instability issues that may exist in traditional numerical algorithms are avoided.The error cache updating task,which dominates the computation time of the algorithm,is mapped into multiple processing units working in parallel.Experiment results show that using the proposed architecture,SVM training problems can be solved effectively with inexpensive fixed-point arithmetic and good scalability can be achieved.This architecture overcomes the drawbacks of the previously proposed SVM hardware that lacks the necessary flexibility for embedded applications,and thus is more suitable for embedded use,where scalability is an important concern. To facilitate the application of support vector machines (SVMs) in embedded systems, we propose and test a parallel and scalable digital architecture based on the sequential minimal optimization (SMO) algorithm for training SVMs. By taking advantage of the mature and popular SMO algorithm, the numerical instability issues that may exist in traditional numerical algorithms are avoided. The error cache updating task, which dominates the computation time of the algorithm, is mapped into multiple processing units working in parallel. Experiment results show that using the proposed architecture, SVM training prob- lems can be solved effectively with inexpensive fixed-point arithmetic and good scalability can be achieved. This architecture overcomes the drawbacks of the previously proposed SVM hardware that lacks the necessary flexibility for embedded applications, and thus is more suitable for embedded use, where scalability is an important concern.
出处 《Journal of Zhejiang University-Science C(Computers and Electronics)》 SCIE EI 2010年第8期620-628,共9页 浙江大学学报C辑(计算机与电子(英文版)
基金 Project (No.60720106003) supported by the National Natural Science Foundation of China
关键词 Support vector machine (SVM) Sequential minimal optimization (SMO) Field-programmable gate array (FPGA) Scalable architecture Support vector machine (SVM), Sequential minimal optimization (SMO), Field-programmable gate array (FPGA) Scalable architecture
  • 相关文献

参考文献17

  • 1Anguita,D.,Boni,A.,Ridella,S.,2003.A digital architecture for support vector machines:theory,algorithm,and FPGA implementation.IEEE Trans.Neut.Networks,14(5):993-1009.[doi:10.1109/TNN.2003.816033].
  • 2Anguita,D.,Pischiutta,S.,Ridella,S.,Sterpi,D.,2006.Feed-forward support vector machine without multipliers.IEEE Trans.Neut.Networks,17(5):1328-1331.[doi:10.1109/TNN.2006.877537].
  • 3Biasi,I.,Boni,A.,Zorat,A.,2005.A Reconfigurable Parallel Architecture for SVM Classification.Proc.IEEE Int.Joint Conf.on Neural Networks,p.2867-2872.[doi:10.1109/IJCNN.2005.1556380].
  • 4Burges,C.J.C.,1998.A tutorial on support vector machines for pattern recognition.Data Min.Knowl.Discov.,2(2):121-167.[doi:10.1023/A:1009715923555].
  • 5Catanzaro,B.,Sundaram,N.,Keutzer,K.,2008.Fast Support Vector Machine Training and Classification on Graphics Processors.Proc.25th Int.Conf.on Machine Learning,p.104-111.[doi:10.1145/1390156.1390170].
  • 6Chen,S.,Gibson,G.J.,Cowan,C.F.N.,Grant,P.M.,1990.Adaptive equalization of finite nonlinear channels using multilayer perceptrons.EURASIP Signal Process.,20(2):107-119.
  • 7Choi,W.Y.,Ahn,D.,Pan,S.B.,Chung,K.I.,Chang,Y.W,Chung,S.H.,2006.SVM-based speaker verification system for match-on-card and its hardware implementation.ETRI J.,28(3):320-328.[doi:10.4218/etrij.06.0105.0022].
  • 8Frieβ,T.T.,Cristianini,N.,Campbell,C.,1998.The Kernel-Adatron Algorithm:A Fast and Simple Learning Procedure for Support Vector Machines.Proc.15th Int.Conf.on Machine Learning,p.188-196.
  • 9Graf,HOP.,Cadambi,S.,Durdanovic,I.,Jakkula,V.,Sankaradass,M.,Cosatto,E.,Chakradhar,S.T.,2008.A Massively Parallel Digital Learning Processor.22nd Annual Conf.on Neural Information Processing Systems,p.529-536.
  • 10Keerthi,S.S.,Shevade,S.K.,Bhattacharyya,C.,Murthy,K.R.K.,2001.Improvements to Platt's SMO algorithm for SVM classifier design.Neut.Comput.,13(3):637-649.[doi:10.1162/089976601300014493].

同被引文献4

引证文献1

二级引证文献10

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部