期刊文献+

3~10GHz CMOS低功耗UWB频率合成器

A 3-10GHz CMOS Low Power Frequency Synthesizer for UWB
下载PDF
导出
摘要 提出一种新的超宽带频率合成器结构。该频率合成器可以产生MB-OFDM UWB系统定义的所有14个UWB子带的中心频率。分析了MB-OFDM UWB频率合成器中的杂散频率,提出一种新的Q值增强滤波网络,以抑制其输出信号中的杂散。ADS仿真表明,在TSMC 0.18μmRF CMOS工艺下,该频率合成器的杂散频率抑制能力超过30dBc;在1.8V电源电压下,电路的电流消耗为65 mA。 A novel frequency synthesizer architecture for UWB was proposed,which could generate centre frequencies of 14 sub-bands defined by MB-OFDM UWB system.Spurs in the UWB frequency synthesizer was analyzed,and a modified Q-enhancement circuit was designed to deal with spurs in output signals.ADS simulation based on TSMC's 0.18 μm RF CMOS technology showed that the synthesizer could restrain spurs over 30 dBc.Operating at 1.8 V supply voltage,the circuit consumes 65 mA of current.
出处 《微电子学》 CAS CSCD 北大核心 2010年第5期713-717,共5页 Microelectronics
关键词 多带正交频分复用 超宽带 频率合成器 Q值增强电路 杂散信号 CMOS MB-OFDM UWB Frequency synthesizer Q-enhancement circuit Spur CMOS
  • 相关文献

参考文献9

  • 1MultiBand OFDM Alliance SIG. Multiband OFDM physical layer proposal for IEEE 802. 15 Task Group3a [EB/OL]. http ://www. wimedia, org, 2004.
  • 2HARJANI R, HARVEY J, SMNAT R. Analog/RF physical layer issues for UWB systems [C]// Proc 17th Int VI-SI Des Conf. Mumbai,India. 2004: 941-948.
  • 3RAZAVI B,AYTUR T, YANG F-R,et al. A 0. 13 μm CMOS UWB transceiver [C] // IEEE Int Sol Sta Circ Conf. San Francisco,CA, USA. 2005: 216-217.
  • 4LIANG C-F, LIU S-I. A fast-switching frequency synthesizer for UWB applications [C] // Proc Tech Pap IEEE Asian Sol Sta Circ. Taiwan, China. 2005: 197- 200.
  • 5AKINORI S, MASANORI H, HIDETOSHI O. Design and optimization of CMOS current mode logic dividers [C] // IEEE Asia-Pacific Conf Advan Syst Integr Circ. Fukuoka, Japan. 2004: 434-435.
  • 6CHINMAYA M, VALDES-GARCIA A, FARAMARZ B, et al. Frequency planning and synthesizer architectures for multiband OFDM UWB radios [J].// IEEE Trans Microw Theo and Tech, 2005, 53 (12) : 3744- 3756.
  • 7LEETH.CMOS射频集成电路设计[M].余志平,周润德,译.北京:电子工业出版社,2006.
  • 8SUAN I Q L,VICTOR K A,YEOP M B. CMOS high- speed 1/14 dynamic frequency divider [C] // Int RF and Microwave Conf. Putrajaya, Malaysia. 2006: 219- 224.
  • 9梁岩,吴金.低抖动锁相环中压控振荡器的设计[J].微电子学,2009,39(1):29-33. 被引量:5

二级参考文献6

  • 1陈丹凤,陆平,李联,任俊彦.适用于HDTV的低抖动时钟电路[J].微电子学,2007,37(1):147-150. 被引量:2
  • 2HAJIMIRI A, LIMOTYRAKIS S, LEE T H. Jitter and phase noise in ring oscillator [J]. IEEE J Sol Sta Circ, 1999, 34(6): 790-804.
  • 3LIANG D, HARJANI R. Design of low-phase-noise CMOS ring oscillators [J]. IEEE Trans Circ and Syst Ⅱ: Analog and Digital Signal Processing, 2002, 49 (5): 328-338.
  • 4LEE J, KIM B. A low-noise fast-lock phase-locked loop with adaptive bandwidth control [J]. IEEE J Sol Sta Circ, 2000, 35(8): 1137-1145.
  • 5WILLIAM S T Y, HOWARD C L. A 900-MHz CMOS low-phase-noise voltage-controlled ring oscillator [J]. IEEE Trans Circ and Syst Ⅱ: Analog and Digital Signal Processing, 2001, 48(2): 216-221.
  • 6WEI~E S W. Predicting random jitter [J]. IEEE Circ and Dev, 2006, 22(6): 31-38.

共引文献4

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部