期刊文献+

A statistical RCL interconnect delay model taking account of process variations

A statistical RCL interconnect delay model taking account of process variations
下载PDF
导出
摘要 As the feature size of the CMOS integrated circuit continues to shrink, process variations have become a key factor affecting the interconnect performance. Based on the equivalent Elmore model and the use of the polynomial chaos theory and the Galerkin method, we propose a linear statistical RCL interconnect delay model, taking into account process variations by successive application of the linear approximation method. Based on a variety of nano-CMOS process parameters, HSPICE simulation results show that the maximum error of the proposed model is less than 3.5%. The proposed model is simple, of high precision, and can be used in the analysis and design of nanometer integrated circuit interconnect systems. As the feature size of the CMOS integrated circuit continues to shrink, process variations have become a key factor affecting the interconnect performance. Based on the equivalent Elmore model and the use of the polynomial chaos theory and the Galerkin method, we propose a linear statistical RCL interconnect delay model, taking into account process variations by successive application of the linear approximation method. Based on a variety of nano-CMOS process parameters, HSPICE simulation results show that the maximum error of the proposed model is less than 3.5%. The proposed model is simple, of high precision, and can be used in the analysis and design of nanometer integrated circuit interconnect systems.
出处 《Chinese Physics B》 SCIE EI CAS CSCD 2011年第1期659-666,共8页 中国物理B(英文版)
基金 Project supported by the National Natural Science Foundation of China(Grant Nos.60725415 and 60971066) the National Science&Technology Important Project of China(Grant No.2009ZX01034-002-001-005) The National Key Laboratory Foundation(Grant No.ZHD200904)
关键词 process variation interconnect line statistical delay successive linear approximation process variation, interconnect line, statistical delay, successive linear approximation
  • 相关文献

参考文献16

  • 1Li B, Peh L S and Patra P 2008 IEEE International Symposium on Networks-on-Chip (UK: Newcastle University) p125.
  • 2Lin Y and He L 2008 IEEE Transaction on Very Large Scale Integration System 16 141.
  • 3Sun P and Luo R 2009 Proceedings of the 11th International Workshop on System Level Interconnect Prediction (USA: San Francisco) p19.
  • 4Raghuandan C, Sainarayanan K S and Srinivas M B 2008 Proceedings of the 9th International Symposium on Quality Electronic Design (ISQED) (USA: San Jose) p43.
  • 5Kim S Y and Wong S S 2007 IEEE Trans. On Circuits and System I: Reg. Papers 54 2001.
  • 6Zhou G, Su L and Jin D 2008 IEEE 13th Asia and South Pacific Design Automation Conference (Korea: Soul) p510.
  • 7Zarrabi H, Al-Khalili A J and Savaria Y 2009 Proceedings of the 19th ACM Great Lakes Symposium on VLSI (USA: New York) p45.
  • 8Elmore W C 1948 J. Appl. Phys. 19 55.
  • 9Ismail Y I, Friedman E G and Neves J L 2000 IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 19 83.
  • 10Dai W and Hao J 2001 IEEE International Workshop on Statistical Methodology (Japan: Kyoto) p51.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部