期刊文献+

A robust and simple two-mode digital calibration technique for pipelined ADC

A robust and simple two-mode digital calibration technique for pipelined ADC
原文传递
导出
摘要 This paper presents a two-mode digital calibration technique for pipelined analog-to-digital converters (ADC).The proposed calibration eliminates the errors of residual difference voltage induced by capacitor mismatch of pseudorandom(PN) sequence injection capacitors at the ADC initialization,while applies digital background calibration to continuously compensate the interstage gain errors in ADC normal operation.The presented technique not only reduces the complexity of analog circuit by eliminating the implementation of PN sequence with accurate amplitude in analog domain,but also improves the performance of digital background calibration by minimizing the sensitivity of calibration accuracy to sub-ADC errors.The use of opamps with low DC gains in normal operation makes the proposed design more compatible with future nanometer CMOS technology.The prototype of a 12-bit 40-MS/s pipelined ADC with the two-mode digital calibration is implemented in 0.18-μm CMOS process.Adopting a simple telescopic opamp with a DC gain of 58-dB in the first stage,the measured SFDR and SNDR within the first Nyquist zone reach 80-dB and 66-dB,respectively.With the calibration,the maximum integral nonlinearity (INL) of the ADC reduces from 4.75-LSB to 0.65-LSB,while the ADC core consumes 82-mW at 3.3-V power supply. This paper presents a two-mode digital calibration technique for pipelined analog-to-digital converters (ADC).The proposed calibration eliminates the errors of residual difference voltage induced by capacitor mismatch of pseudorandom(PN) sequence injection capacitors at the ADC initialization,while applies digital background calibration to continuously compensate the interstage gain errors in ADC normal operation.The presented technique not only reduces the complexity of analog circuit by eliminating the implementation of PN sequence with accurate amplitude in analog domain,but also improves the performance of digital background calibration by minimizing the sensitivity of calibration accuracy to sub-ADC errors.The use of opamps with low DC gains in normal operation makes the proposed design more compatible with future nanometer CMOS technology.The prototype of a 12-bit 40-MS/s pipelined ADC with the two-mode digital calibration is implemented in 0.18-μm CMOS process.Adopting a simple telescopic opamp with a DC gain of 58-dB in the first stage,the measured SFDR and SNDR within the first Nyquist zone reach 80-dB and 66-dB,respectively.With the calibration,the maximum integral nonlinearity (INL) of the ADC reduces from 4.75-LSB to 0.65-LSB,while the ADC core consumes 82-mW at 3.3-V power supply.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2011年第3期81-87,共7页 半导体学报(英文版)
基金 Project supported by the National Natural Science Foundation of China(No.90307016) the National Science and Technology Major Project of China(No.2010ZX03006-003 -01)
关键词 analog-to-digital converter pipelined ADC background calibration finite DC gains of opamps capacitor mismatch pseudorandom noise sequence analog-to-digital converter; pipelined ADC; background calibration; finite DC gains of opamps; capacitor mismatch; pseudorandom noise sequence
  • 相关文献

参考文献14

  • 1Lee S C, Jeon Y D, Kim K D, et al. A 10 b 205 MS/s 1 mm^2 90 nm CMOS pipeline ADC for flat-panel display applications. ISSCC Dig Tech Papers, 2007:458.
  • 2Chiu Y, Gray P R, Nikolic B. A 1.8 V 14 b 10 MS/s pipelined ADC in 0.18 μm CMOS with 99 dB SFDR. ISSCC Dig Tech Papers, 2004:458.
  • 3Liu H C, Lee Z M, Wu J T. A 15 b 40 MS/s CMOS pipelined analog-to-digital converter with digital background calibration. IEEE J Solid-State Circuits, 2005, 40:1047.
  • 4Luo L, Lin K, Cheng L, et al. A digitally calibrated 14 bit lin-ear 100-MS/s pipelined ADC with wideband sampling frontend. IEEE ESSCIRC Dig Tech Papers, 2009:472.
  • 5Vel H, Buter B, Ploeg H, et al. A 1.2 V 250 mW 14 b 100 MSps digitally calibrated pipeline ADC in 90 nm CMOS. IEEE J Solid- State Circuits, 2009, 44:1047.
  • 6Zhou L, Luo L, Ye F, et al, A 12 bit 100 MS/s pipelined ADC with digital background calibration. Journal of Semiconductors, 2009, 30:115007.
  • 7Murmann B, Boser B E. A 12 bit 75 MS/s pipelined ADC us- ing open-loop residue amplification. IEEE J Solid-State Circuits, 2003, 38:2040.
  • 8Siragusa E, Galton I. A digitally enhanced 1.8 V 15 bit 40 MSam- ple/s CMOS pipelined ADC. IEEE J Solid-State Circuits, 2004, 39:2126.
  • 9Ming J, Lewis S H. An 8 bit 80 Msample/s pipelined analog-to- digital converter with background calibration. IEEE J Solid-State Circuits, 2001, 36:1489.
  • 10Li J, Moon U K. Background calibration techniques for multistage pipelined ADCs with digital redundancy. IEEE Trans Cir- cuits Syst II, 2003, 50:531.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部