期刊文献+

Design of a high performance CMOS charge pump for phase-locked loop synthesizers

Design of a high performance CMOS charge pump for phase-locked loop synthesizers
原文传递
导出
摘要 A new high performance charge pump circuit is designed and realized in 0.18μm CMOS process. A wide input ranged rail-to-rail operational amplifier and self-biasing cascode current mirror are used to enable the charge pump current to be well matched in a wide output voltage range.Furthermore,a method of adding a precharging current source is proposed to increase the initial charge current,which will speed up the settling time of CPPLLs.Test results show that the current mismatching can be less than 0.4%in the output voltage range of 0.4 to 1.7 V,with a charge pump current of 100μA and a precharging current of 70μA.The average power consumption of the charge pump in the locked condition is around 0.9 mW under a 1.8 V supply voltage. A new high performance charge pump circuit is designed and realized in 0.18μm CMOS process. A wide input ranged rail-to-rail operational amplifier and self-biasing cascode current mirror are used to enable the charge pump current to be well matched in a wide output voltage range.Furthermore,a method of adding a precharging current source is proposed to increase the initial charge current,which will speed up the settling time of CPPLLs.Test results show that the current mismatching can be less than 0.4%in the output voltage range of 0.4 to 1.7 V,with a charge pump current of 100μA and a precharging current of 70μA.The average power consumption of the charge pump in the locked condition is around 0.9 mW under a 1.8 V supply voltage.
出处 《Journal of Semiconductors》 EI CAS CSCD 北大核心 2011年第7期103-107,共5页 半导体学报(英文版)
基金 Project supported by the National High Technology Research and Development Program of China(No.2007AA01Z2A7)
关键词 charge pump current mismatch rail-to-rail operational amplifier phase-locked loop charge pump current mismatch rail-to-rail operational amplifier phase-locked loop
  • 相关文献

参考文献1

二级参考文献7

  • 1吴恩德,王志华,张利,李本靖,罗昊.分数N频率综合器的杂散分析[J].清华大学学报(自然科学版),2004,44(7):958-961. 被引量:6
  • 2Cicero S V.An adaptive PLL tuning system arhitecture Combining high spectral purity and fast settling time[J].IEEE J.Solid-State Circuits,2000,35 (4):490-502.
  • 3Cheng Kuo-Hsing and Yang Wei-Bin.A dual-slope phase frequency detector and charge pump architecture to achieve fast locking of phase-locked loop.IEEE CAS-Ⅱ,2003,50(11):892-896.
  • 4Hanumolu P K,Brownlee M,and Moon Un-Ku.Analysis of charge-pump phase-lock loops[J].IEEE Trans.on Circuits and Systems I,2004,51 (9):1665-1674.
  • 5Vauncher C and Kasperkovitz D.A wide-band tuning system for fully integrated satellite receivers[J].IEEE J.SolidState Circuits,1998,33 (7):987-998.
  • 6Lee Joonsuk and Kim Beomsup.A low-noise fast-lock phase-locked loop with adaptive bandwidth control[J].IEEE J.Solid-State Circuits,2000,35 (8):1137-1145.
  • 7Lee Jae-Shin,Keel Min-Sun,Lim Shin-Ⅱ,and Kim Suki.Charge pump with perfect current matching characteristics in phase-locked loops[J].Electronics Letters,2000,36(23):1907-1908.

共引文献6

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部