期刊文献+

基于PXIE总线的高速CCD数字图像采集系统设计 被引量:12

Design of High-speed CCD Digital Image Collecting System Based on PXIE Bus
下载PDF
导出
摘要 为实现高速电容耦合器件(CCD)数字图像采集传输,提出一种基于PXIE总线和Camera Link协议的高速图像采集系统设计方案。设计了Camera Link硬件接口电路,实现了视频数据信号的接口设计、控制信号的接口设计、串行通信信号接口设计;同时采用Xilinx公司的Virtex-5 LX50T型FPGA作为PXIE传输控制器,并对IP核进行了开发,减少了外围电路设计难度。创新性地运用直接内存访问的工作方式对PXIE传输速度进行优化。实验结果表明,PXIE配置为8通道时,读取数据速率达到1 504 MB/s,写入速率达到了1 490 MB/s,可以满足高速CCD数据的传输要求。 A design scheme of high-speed image collecting system based on PXIE bus and Camera Link protocol is pro- posed to realize the high-speed CCD (capacitive coupled device) digital image acquisition transmission. The interface circuit of the Camera Link protocol is designed. The designs of video data signal interface, the control signals interface and the serial communication signal interface are implemented. The Xilinx Virtex-5 LX50T FPGA is used as the transmission control device of PXIE bus, and IP core is developed to reduce the difficulty of the peripheral circuit design. The DMA (direct memory ac- cess) method is innovately adopted to optimize the transmission speed of PXIE. The results show that, while PXIE is con- figured with 8-channel, the read data rate is up to 1504 MB/s, the write data rate is up to 1490 MB/s, which meet the re- quirements of high-speed CCD data transmission.
出处 《现代电子技术》 2011年第14期88-92,共5页 Modern Electronics Technique
关键词 PXIE CAMERA LINK IP核 CCD DMA PXIE Camera Link IP core CCD DMA
  • 相关文献

参考文献9

  • 1董琰,彭琦,李健志,陈佳豫.基于Camera Link协议的CCD图像采集系统[J].吉林大学学报(信息科学版),2010,28(4):372-377. 被引量:7
  • 2朱齐丹,刘进业,康岭.Camera Link硬件接口电路设计[J].应用科技,2008,35(10):57-60. 被引量:19
  • 3张德联,张帆.基于CameraLink的高速数据采集压缩系统[J].科学技术与工程,2008,8(18):5253-5255. 被引量:6
  • 4National Semiconductor Corporation.DS101087,DS90CR287/DS90CR288A+3.3V rising edge data strobe LVDS 28-bit channel link-85 MHZ[EB/OL].[2000-10-11].http://www.national.com.
  • 5National Semiconductor Corporation.DS100887,DS90LV047A 3V LVDS Quad CMOS differential line driver[EB/OL].[1999-07-20].http://www.national.com.
  • 6National Semiconductor Corporation.DS200420,DS90LV049 3V LVDS dual line driver with dual line receiver[EB/OL].[2003-03-21].http://www.national.com.
  • 7IDT.PCI expresSTM jitter attenuator ICS874003-02[EB/OL].[2007-06-13].http://www.IDT.com.
  • 8Xilinx.UG196 Virtex-5 FPGA rocket GTP transceiver user guide[EB/OL].[2008-02-11].http://www.xilinx.com.
  • 9Xilinx.UG197 Virtex-5 FPGA integrated endpoint block for PCI express designs[EB/OL].[2009-07-22].http://www.xilinx.com.

二级参考文献16

  • 1李宁,汪骏发.基于Camera Link的高速数据采集系统[J].红外,2005,26(7):31-37. 被引量:44
  • 2[1]DALSA Camera Link Road Map.DALSA,2004
  • 3[2]Pantera TF 11M and 6M Users Manual,DALSA,2003
  • 4Camera Link committee.Specifications of the Camera Link Interface Standard for Digital Cameras and Frame Grabbers[EB/OL].[2009-10-25].http://www.htc.com/europe/product/tattoo/specification.html.
  • 5KODAK.Device Performance Specification Revision MTD/PS-0502[EB/OL].[2009-10-17].http://www.kodak.com/global/plugins/acrobat/en/business/ISS/datasheet/interline/KAI-2020LongSpec.pdf.
  • 6Philips Semiconductors Corporation.TDA8783 40Msps 10-bit Analog-to-Digital Interface for CCD Cameras[EB/OL].[2010-03-23].http://www.nxp.com/documents/data_sheet/TDA8783.pdf.
  • 7CENTEN P.CCD-on-Chip Amplifiers:Noise Performance Versus MOS Transistor Dimension[J].IEEE Trans Electron Devices,1991,38(5):1206-1216.
  • 8Basler. Specification of the camera link interface standard for digital cameras and frame grabbers [ Z ]. Ahrensburg, Germany : Basler,2000.
  • 9National Semiconductor. DS90CR288 28 -Bit camera link -75MHz datasheet[ Z ]. Santa Clara, USA: National Semiconductor Corporation, 2002.
  • 10IMPERX. IPX4MI5 Manual [ Z ]. Boca Raton, USA : IMPERX. INC ,2004.

共引文献27

同被引文献69

引证文献12

二级引证文献22

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部