期刊文献+

应用于SoC的全数字锁相环ASIC设计 被引量:1

The ASIC design of an all-digital phase-locked loop used in SoC system
下载PDF
导出
摘要 设计了一种全数字锁相环(All-Digital PLL)。该锁相环中环形数控振荡器由使能单元构成,且环形结构分为粗调和精调两部分,具有锁定范围宽、锁定精度高、功耗低的特点,且捕获范围可以根据需要进一步拓宽。本设计基于CMOS标准单元,所有子模块均采用可综合的Verilog HDL代码描述,利于不同工艺间的移植,设计周期和复杂度大大降低。该全数字锁相环可以产生不同频率的高精度时钟信号,作为IP嵌入SoC系统。 An all-digital phase-locked loop is presented.The ADPLL has a ring digital-controlled oscillator composed by enabled units,with the ring structure divided into two parts in terms of the coarse tuning part and the fine tuning part.It includes the characteristic of wide locking range,high locking resolution,and low power consumption.What's more,the locking range can be further expended according to the demand.The design is based on CMOS standard cells and used synthesizable Verilog HDL for sub-modules description,so it can be easily implanted to different processes,and both the design time and complexity can be reduced.This design can provide a high resolution clock with different frequencies,used as a intellectual property(IP) block embedded in a SoC system.
出处 《电路与系统学报》 CSCD 北大核心 2011年第5期8-13,共6页 Journal of Circuits and Systems
基金 863计划重大项目(2008AA04A102) 国家科技重大专项(2010ZX03007-002-03)
关键词 全数字锁相环 数控振荡器 标准单元 IP核 VERILOG HDL all-digital phase-locked loop digital-controlled oscillator standard cells IP(intellectual property) block Verilog HDL
  • 相关文献

参考文献13

  • 1Roland E. Best, Phase-Locked Loops Design, Simulation, And Applications [M].北京:清华大学出版社,2003.
  • 2Rohde U L. Digital PLL frequency synthesizers theory and design [M]. Prentice--Hall, 1983. 309-371.
  • 3Saban R, Efendovich A. A full-digital 2-MB/s CMOS data separator [A]. IEEE Int Symp Circ and Syst. [C]. 1994.53-56.
  • 4谈熙,杨莲兴.全数字锁相环系统的分析及优化[J].复旦学报(自然科学版),2006,45(4):443-447. 被引量:4
  • 5R B Staszewski, D Leipold, K Muhammad, and P T Balsara, Digitally controlled oscillator (DCO)-based architecture for RF frequency synthesis in a deep-submicrometer CMOS process [J]. IEEE Trans. Circuits Syst. Ⅱ, Analog Digit Signal Process, 2003, 50:815-828.
  • 6J Dunning, G Garcia, J Lundberg E Nuckolls. An all-digital phase-locked loop with 50-cycle lock time suitable for high-performance microprocessors [J]. IEEE J. Solid-State Circuits, 1995, 30: 412-422.
  • 7M Maymandi-Nejad, M Sachdev. A Monotonic Digitally Controlled Delay Element [J]. IEEE J. Solid-State Circuits, 2005, 40(11): 2212-2219.
  • 8T Olsson, P Nilsson. Portable digital clock generator for digital signal processing applications [J]. Electron. Lett., 2003-09, 39: 1372-1374.
  • 9T Olsson, P Nilsson. A digitally controlled PLL for SoC applications [J]. IEEE J. Solid-State Circuits, 2004, 39(5): 751-760.
  • 10E Roth, M Thalmann, N Felber, W Fichtner. A delay-line based DCO for multimedia applications using digital standard cells only [A]. in Dig. Teeh. Papers ISSCC'03 [C]. 2003-02. 432-433.

二级参考文献7

  • 1Saban R, Efendovich A. A full-digital 2-MB/s CMOS data separator [A]. IEEE Int Symp Circ and Syst[C]. 1994. 53-56.
  • 2Chiang J-S, Chen K-Y. The design of an all-digital phase-locked loop with small DCO hardware and fast phase lock [J]. IEEE Trans Circ and Syst-Ⅱ: Analog and Digital Signal Processing, 1999; 46(7): 945-950.
  • 3Hajimiri A, Lee T H. A general theory of phase noise in electrical oscillators [J]. IEEE J Sol Sta Circ,1998; 33(2) : 179-194.
  • 4Staszewski R B, Muhammad K, Leipold D, et al. All-digital TX frequency synthesizer and discrete-time receiver for bluetooth radio in 130-nm CMOS [J]. IEEE Journal of Solid-State Circuits, 2004,39 (12):2278-2291.
  • 5Staszewski R B, Leipold D, Muhammad K, et al. Digitally controlled oscillator (DCO)-based architecture for RF frequency synthesis in a deep-submicrometer CMOS process [J]. IEEE Transactions on Circuits and Systems-Ⅱ : Analog and Digital Signal Processing,2003,50(11) :815-828.
  • 6Staszewski R B, Hung C H, Balsara P T. A first multigigahertz digitally controlled oscillator for wireless applications [J]. IEEE Transactions on Microwave Theory and Techniques ,2003,51 (11) :2154-2164.
  • 7Staszewski R B, Dirk Leipold, Chih-Ming Hung, et al. TDC-based frequency synthesizer for wireless application[EB/OL]. (2004-08-04)[2004-10-19]. http://ieeexplore.ieee. org/ie15/9231/ 29249/ 01320575. pdf.

共引文献5

同被引文献11

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部