期刊文献+

基于模型的安全比较核设计

Model-Based Design of Safe Compare Core
下载PDF
导出
摘要 目的研究安全比较核的结构,并应用于2乘2取2结构的安全系统.方法利用Simu-link和其相关工具对安全比较核进行建模与验证,使用Simulink HDL Coder对所建模型进行自动代码生成,将生成的代码和工程应用于Altera Cyclone II系列的EP2C5T144芯片进行实物测试,在FPGA上将其实现基于模型的设计.结果便于产品的修改和维护.设计过程不需要编写代码,相比于传统的设计方法节省了近50%的时间,有着更高的可靠性,并且在FPGA资源的消耗上减少了约10%.结论基于模型的设计方法在设计流程的任何阶段都可以对模型进行修改,而不会影响之前的工作,有着极高的效率.标准化的自动代码生成也保证了其可靠性.该设计方法有很强的应用价值. The purpose of this paper is to research the structure of safe compare core and implement it in FPGA by using the model-based design method.Safe compare core will be applied to the 2*2-out-of 2 safe system.Safe compare core's model was created and verified by using Simulink HDL Coder and other related tools.Automatic code generation was implemented by Simulink HDL Coder,and the code was applied to the Altera Cyclone II EP2C5T144.The results show that this method of model-based design is good for project's modification and maintenance.As there is no need to write code,this method can save nearly 50% of the time with a higher reliability.In addition,FPGA resource consumption was reduced by about 10%.Therefore,the model can be modified by the model-based design at any stage in the design flow,and the method has a high efficiency because of that.Standardized automatic code generation also ensures the project's reliability rate.This design method has a strong application value.
出处 《沈阳建筑大学学报(自然科学版)》 CAS 北大核心 2011年第4期792-797,共6页 Journal of Shenyang Jianzhu University:Natural Science
基金 国家科技支撑计划项目(2009BAG14B01) 铁道部项目(2001X005-A)
关键词 SIMULINK HDL CODER FPGA 2乘2取2 安全比较核 Simulink HDL Coder FPGA 2*2-out-of-2 safe compare core
  • 相关文献

参考文献13

  • 1Reyneri L M.A Simulink-based hybrid co-design tool for rapid prototyping of FPGA's in signal processing systems[J].Microprocessors and Microsystems,2004,28 (5/6):273-289.
  • 2Ricci F,Le-Huy H.Modeling and simulation of FPGA-based variable-speed drives using Simulink[J].Mathematics and Computers in Simulation,2003,63(3/5):183-195.
  • 3Mohanty S,Prasanna V K.A model-based extensible framework for efficient application design using FPGA[J].ACM Transactions on Design Automation of Electronic Systems,2007,12 (2):391-416.
  • 4Azcondo F J,de Castro A,Branas C.Course on digital electronics oriented to describing systems in VHDL[J].IEEE Transactions on Industrial Electronics,2010,59(10):3308-3316.
  • 5陈树泉,唐涛,马连川,王悉.2乘2取2安全计算机关键算法的设计与实现[J].计算机安全,2008(3):7-9. 被引量:11
  • 6Caspi P,Curic A,Maignan A,et al.From Simulink to scade/lustre to TT:a layered approach for distributed embedded applications[J].ACM SIGPLAN Notices,2003,38 (7):153-162.
  • 7尹俊.Simulink环境下的UART串口行为建模及其HDL代码自动生成[J].微型机与应用,2010,29(17):20-22. 被引量:2
  • 8Arshak K,Jafer E,McDonagh D,et al.Modeling and simulation of wireless sensor system for health monitoring using HDL and Simulink mixed environment[J].IET Computers and Digital Techniques,2007,1(5):508-518.
  • 9Akin O,Alan I.The use of FPGA in field-oriented control of an induction machine[J].Turkish Journal of Electrical Engineering and Computer Sciences,2010,18(6):943-962.
  • 10Hasanien H M.FPGA implementation of adaptive ANN controller for speed regulation of permanent magnet stepper motor drives[J].Energy Conversion and Management,2011,52 (2):1252-1257.

二级参考文献5

共引文献11

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部