期刊文献+

微处理器设计中的时序验证及优化 被引量:2

Time sequence verification and optimization in microprocessor design
下载PDF
导出
摘要 为了解决微处理器设计中时序验证和性能优化问题,采取可综合代码设计到静态时序分析过程中针对关键路径进行处理的策略,完成了系统性能优化的完整流程。理论分析和实践结果证明,根据RTL级的静态时序分析结果进行系统关键路径的优化,可显著提高微处理器的总体性能,减少设计的迭代次数,缩短了设计的周期。 In order to solve the problem of time sequence verification and performance optimization in the process of microprocessor design,the processing strategy for critical path is carried out in the process from synthesizable code design to static timing analysis to fulfil the full flow of system performance optimization.Theoretical analysis and practical results show that the optimizing design for critical path in systems according to the result of static time sequence analysis in RTL-level can significantly improve the overall performance of the microprocessor,reduce its iteration time,and shorten its design cycle.
出处 《现代电子技术》 2012年第8期147-149,153,共4页 Modern Electronics Technique
基金 福建省科技重大专题专项目(2009HZ0003-12010HZ0004-1) 福建省科技厅重大专项(2011H6015)
关键词 微处理器 关键路径 可综合代码设计 静态时序分析 microprocessor critical path synthesizable code design static time sequence analysis
  • 相关文献

参考文献6

  • 1[美]内库加.专用集成电路时程序验证[M].北京:清华大学出版社,2009.
  • 2Synopsys.Primetime advanced timing analysis user guide[EB/OL].Version E-2010.12.[2010-06-14].http://www.xilinx.eetop.cn.
  • 3Synopsys.HDL compiler for systemverilog user guide[EB/OL].Version E-2010.12.[2011-10-01].http://www.ishare.iask.sina.com.cn.
  • 4巴特纳格尔.高级ASIC芯片综合:使用Synopsys DesignCompiler Physical Compiler和PrimeTime[M].张文俊,译.2版.北京:清华大学出版社,2007.
  • 5Synopsys.Timing constraints and optimization user guide[EB/OL].Version E-2010.12.[2010-06-12].http://www.edaboard.com.
  • 6[美]史密斯.专用集成电路[M].虞惠华,译.北京:电子工业出版社,2007.

同被引文献6

引证文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部