期刊文献+

A 12-bit,40-Ms/s pipelined ADC with an improved operational amplifier 被引量:1

A 12-bit,40-Ms/s pipelined ADC with an improved operational amplifier
原文传递
导出
摘要 This paper proposes a 12-bit,40-Ms/s pipelined analog-to-digital converter(ADC) with an improved high-gain and wide-bandwidth operational amplifier(opamp).Based on the architecture of the proposed ADC,the non-ideal factors of opamps are first analyzed,which have the significant impact on the ADC's resolution.Then,the compensation techniques of the ADC's opamp are presented to restrain the negative effect introduced by the gainboosting technique and switched-capacitor common-mode-feedback structure.After analysis and optimization,the ADC implemented in a 0.35μm standard CMOS process shows a maximum signal-to-noise distortion ratio of 60.5 dB and a spurious-free dynamic range of 74.5 dB,respectively,at a 40 MHz sample clock with over 2 Vpp input range. This paper proposes a 12-bit,40-Ms/s pipelined analog-to-digital converter(ADC) with an improved high-gain and wide-bandwidth operational amplifier(opamp).Based on the architecture of the proposed ADC,the non-ideal factors of opamps are first analyzed,which have the significant impact on the ADC's resolution.Then,the compensation techniques of the ADC's opamp are presented to restrain the negative effect introduced by the gainboosting technique and switched-capacitor common-mode-feedback structure.After analysis and optimization,the ADC implemented in a 0.35μm standard CMOS process shows a maximum signal-to-noise distortion ratio of 60.5 dB and a spurious-free dynamic range of 74.5 dB,respectively,at a 40 MHz sample clock with over 2 Vpp input range.
出处 《Journal of Semiconductors》 EI CAS CSCD 2012年第5期105-112,共8页 半导体学报(英文版)
基金 Project supported by the National Natural Science Foundation of China(No.61106025)
关键词 pipelined ADC operational amplifier compensation technique pipelined ADC operational amplifier compensation technique
  • 相关文献

参考文献14

  • 1Le B, Rondeau T W, Reed J H, et at. Analog-to-digital converters-a review of the past, present and future. IEEE Signal Processing Magazine, November 2005: 69.
  • 2Ray S, Song B S. A 13-b linear, 40-MS/s pipelined ADC with self-configured capacitor matching. IEEE J Solid-State Circuits, 2007,42(3): 463.
  • 3Quinn P J, van Roermund A H M. Accuracy limitations of pipelined ADCs. IEEE International Symposium on Circuits and Systems, 2005, 3: 1956.
  • 4Aksin D, AI-Shyoukh M, Maloberti F. Switch bootstrapping for precise sampling beyond supply voltage. IEEE J Solid-State Circuits, 2006, 41(8): 1938.
  • 5Pugliese A, Amoroso F A, Cappuccino G, et at. Settling time optimization for three-stage CMOS amplifier topologies. IEEE Trans Circuits Syst 2009, 56(12): 2569.
  • 6Li Y L, Han K F, Tan X, et at. Transconductance enhancement method for operational transconductance amplifiers. Electron Lett, 2010, 46(19): 1321.
  • 7Bult K, Green G J G M. A fast-settling CMOS op amp for SC circuits with 90-dB DC gain. IEEE J Solid-State Circuits, 1990, 25(6): 1379.
  • 8Razavi B. Design of analog CMOS integrated circuits. McGrawHill Higher Education, 2001.
  • 9Ning Ning, Yu Qi, Wang Xiangzhan. A novel clock feed-through frequency compensation for fast-setting offolded-cascode OTA. Chinese Journal of Semiconductors, 2006, 27(10): 1737.
  • 10Fan Mingjun, Ren Junyan, Guo Yao, et at. A novel low-voltage operational amplifier for low-power pipelined ADCs. Journal of Semiconductors, 2009, 30(1): 015009.

引证文献1

二级引证文献2

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部