期刊文献+

A FAST FOREGROUND DIGITAL CALIBRATION TECHNIQUE FOR PIPELINED ADC

A FAST FOREGROUND DIGITAL CALIBRATION TECHNIQUE FOR PIPELINED ADC
下载PDF
导出
摘要 Digital calibration techniques are widely developed to cancel the non-idealities of the pipelined Analog-to-Digital Converters (ADCs). This letter presents a fast foreground digital calibration technique based on the analysis of error sources which influence the resolution of pipelined ADCs. This method estimates the gain error of the ADC prototype quickly and calibrates the ADC simultaneously in the operation time. Finally, a 10 bit, 100 Ms/s pipelined ADC is implemented and calibrated. The simulation results show that the digital calibration technique has its efficiency with fewer operation cycles. Digital calibration techniques are widely developed to cancel the non-idealities of the pipelined Analog-to-Digital Converters (ADCs). This letter presents a fast foreground digital calibration technique based on the analysis of error sources which influence the resolution of pipelined ADCs. This method estimates the gain error of the ADC prototype quickly and calibrates the ADC simultaneously in the operation time. Finally, a 10 bit, 100 Ms/s pipelined ADC is implemented and calibrated. The simulation results show that the digital calibration technique has its efficiency with fewer operation cycles.
出处 《Journal of Electronics(China)》 2012年第5期445-450,共6页 电子科学学刊(英文版)
关键词 Pipelined Analog-to-Digital Converter (ADC) Foreground digital calibration Gain error Error estimation Pipelined Analog-to-Digital Converter (ADC) Foreground digital calibration Gain error Error estimation
  • 相关文献

参考文献12

  • 1D.Vecchi,J.Mulder,F.M.L.van der Goes,J.R.Westra,E.Ayranci. An 800Ms/s dual-residue pipeline ADC in 40nm CMOS[J].IEEE Journal of Solid-State Circuits,2011.12,2834-2844.
  • 2Junhua Shen,Perer R.Kinget. Current-chargepump residue amplification for ultra-low-power pipelined ADCs[J].IEEE Transactions on Circuits and Systems II:Express Briefs,2011.7,412-416.
  • 3Mo M.Zhang,Paul J.Hurst,Bernard C.Levy,Stephen H.Lewis. Gain-error calibration of a pipelined ADC in an adaptively equalized baseband receiver[J].IEEE Transactions on Circuits and Systems Part II:Analog and Digital Signal Processing,2009.12,768-772.
  • 4Chang-Seob Shin,Gil-Cho Ahn. A 10bit 100-Ms/s dual-channel pipelined ADC using dynamic memory effect cancellation technique[J].IEEE Transactions on Circuits and Systems Part II:Analog and Digital Signal Processing,2011.5,274-278.
  • 5Paul C.Yu,Hae-Seung Lee. A 2.5-V,12-b,5-M Sample/s pipelined CMOS ADC[J].IEEE Journal of Solid-State Circuits,1996.12,1854-1861.
  • 6S.Sutarja,P.R.Gray. A pipelined 13-bit 250-ks/s 5-V analog-to-digital converter[J].IEEE Journal of Solid-State Circuits,1988.6,1316-1323.
  • 7Jipeng Li,Un-Ku Moon. An extended radix-based digital calibration technique for multi-stage ADC[A].United States of America,2003.829-832.
  • 8X.Wang,P.J.Hurst,S.H.Lewis. A 12-bit 20-Msample/s pipelined analog-to-digital converter with nested digital background calibration[J].IEEE Journal ofSolid-State Circuits,2004.11,1799-1808.
  • 9J.Ming,S.H.Lewis. An 8-bit 80-Msample/s pipelined analog-to-digital converter with background calibration[J].IEEE Journal of Solid-State Circuits,2001.12,1489-1497.
  • 10A.Verma,B.Razavi. A 10-Bit 500-MS/s 55-mW CMOS ADC[J].IEEE Journal of Solid-State Circuits,2009.11,3039-3050.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部