期刊文献+

Pulse swallowing frequency divider with low power and compact structure

Pulse swallowing frequency divider with low power and compact structure
原文传递
导出
摘要 A pulse swallowing frequency divider with low power and compact structure is presented.One of the DFFs in the divided by 2/3 prescaier is controlled by the modulus control signal,and automatically powered off when it has no contribution to the operation of the prescaier.The DFFs in the program counter and the swallow counter are shared to compose a compact structure,which reduces the power consumption further.The proposed multi-modulus frequency divider was implemented in a standard 65 nm CMOS process with an area of 28×22μm;.The power consumption of the divider is 0.6 mW under 1.2 V supply voltage when operating at 988 MHz. A pulse swallowing frequency divider with low power and compact structure is presented.One of the DFFs in the divided by 2/3 prescaier is controlled by the modulus control signal,and automatically powered off when it has no contribution to the operation of the prescaier.The DFFs in the program counter and the swallow counter are shared to compose a compact structure,which reduces the power consumption further.The proposed multi-modulus frequency divider was implemented in a standard 65 nm CMOS process with an area of 28×22μm^2.The power consumption of the divider is 0.6 mW under 1.2 V supply voltage when operating at 988 MHz.
出处 《Journal of Semiconductors》 EI CAS CSCD 2012年第11期79-82,共4页 半导体学报(英文版)
基金 supported by the Major State Basic Research Development Program of China(No.2010CB327403) the National Natural Science Foundation of China(No.61001066)
关键词 frequency divider low power prescaler multi-modulus CMOS frequency divider low power prescaler multi-modulus CMOS
  • 相关文献

参考文献5

  • 1YuXP, Do M A, Ma J G, et al. 1 V 10 GHz CMOS frequency divider with low power consumption. Electron Lett, 2004,40(8): 467.
  • 2Sun P, Jung J, Kim Y, et al. An ultra low power analog frequency divider. IEEE MTT-S International Microwave Symposium Digest, 2008: 1489.
  • 3Yuan Quan, Yang Haigang, Dong Fangyuan, et al. A "time reuse” technique for design of a low-power, high-speed multi-modulus divider in a frequency synthesizer. Journal of Semiconductors,2008,29(4): 794.
  • 4Xu Yong, Wang Zhigong, Li Zhiqun, et al. A novel high-speed low-jitter lower-power-dissipation dual-modulus-presealer and application in PLL frequency synthesizer. Chinese Journal of Semiconductors, 2005, 26( I): 176.
  • 5Zeng Longyue, Zhu Siqi, Yan Yuepeng. A novel 4/5 prescaler with automatic power down. Journal of Semiconductors, 2008, 29(8): 1449.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部