期刊文献+

基于FPGA的数字水印提取系统的设计

Design of digital watermark extraction system based on FPGA
下载PDF
导出
摘要 针对传统软件实现数字水印系统难以满足实时性的问题,提出了基于现场可编程门阵列(FPGA)的硬件实现方案。通过对数字水印提取系统进行深入研究,设计了易于FPGA实现的数字水印算法和适用于5/3小波变换的算法结构,并进一步设计出与算法相对应的新的水印提取结构。该结构体现了流水线和高度并行性,计算效率高,具有体积小、功耗低、实时性强等特点。经仿真验证证实了所设计系统的正确性,算法结构具有广泛的适用性。 To solve the problem that software implementation cannot meet real-time requirements, a hardware scheme based on Field-Programmable Gate Array (FPGA) was presented. By analyzing the digital watermark extraction system, a watermark-embedding algorithm suitable for FPGA implementation was designed and its structure is applicable to 5/3 wavelet transform. Moreover, a new watermark extraction structure that corresponded to the embedding algorithm was also proposed. The pipeline and highly parallel structure has the features of high computation efficiency, small size, low-power and real-time process. The simulation results demonstrate the system's correctness and the algorithm's abroad applicability.
出处 《计算机应用》 CSCD 北大核心 2013年第3期756-758,共3页 journal of Computer Applications
关键词 数字水印提取 现场可编程门阵列 5 3小波变换 流水线 并行 digital watermark extraction Field-Programmable Gate Array (FPGA) 5/3 wavelet transform pipeline parallelism
  • 相关文献

参考文献11

二级参考文献36

  • 1钟文荣,陈建发.二维DCT算法的高速芯片设计[J].厦门大学学报(自然科学版),2005,44(2):198-201. 被引量:11
  • 2白瑞林,江吕锋,王建.基于FPGA的模糊自整定PID控制器的研究[J].仪器仪表学报,2005,26(8):833-837. 被引量:23
  • 3刘军伟,饶妮妮.提升小波变换的FPGA设计与实现[J].微计算机信息,2005,21(11Z):132-134. 被引量:19
  • 4李赵红,侯建军.基于Logistic混沌映射的DCT域脆弱数字水印算法[J].电子学报,2006,34(12):2134-2137. 被引量:38
  • 5GRANGETTO M, MAGLI E, MATINA M, et al. Optimization and implementation of the integer wavelet transform for image coding[J]. IEEE Trans. on Image Processing, 2002, 11(6): 596-604.
  • 6FERRETTI M, RIZZO D. A parallel architecture for the 2-D discrete wavelet transform with integer lifting scheme[J]. Journal of VLSI Signal Processing, 2001, 28: 165-185.
  • 7PREMKUMAR A B. An efficient VLSI architecture for the computation of 1-D discrete wavelet transform[J]. Journal of VLSI Signal Processing 2002, 31: 231-241.
  • 8TAI P L, LIU C T, WANG J SH. An integrated systolic array design for video compression[J]. Journal of VLSI Signal Processing, 2003, 33: 157-169.
  • 9LIMQUECO J C, BAYOUMI M A. A VLSI architecture for separable 2-D discrete wavelet transform[J]. Journal of VLSI Signal Processing, 1998, 18: 125-140.
  • 10MARTINA M, MASERA G, PICCININI C, et al. Novel JPEG 2000 compliant DWT and IWT VLSI implementation[J]. Journal of VLSI Signal Processing, 2003, 34: 137-153.

共引文献30

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部