期刊文献+

An 8-bit 100-MS/s digital-to-skew converter embedded switch with a 200-ps range for time-interleaved sampling

An 8-bit 100-MS/s digital-to-skew converter embedded switch with a 200-ps range for time-interleaved sampling
原文传递
导出
摘要 A sampling switch with an embedded digital-to-skew converter(DSC) is presented.The proposed switch eliminates time-interleaved ADCs' skews by adjusting the boosted voltage.A similar bridged capacitors' charge sharing structure is used to minimize the area.The circuit is fabricated in a 0.18μm CMOS process and achieves sub-1 ps resolution and 200 ps timing range at a rate of 100 MS/s.The power consumption is 430μW at maximum.The measurement result also includes a 2-channel 14-bit 100 MS/s time-interleaved ADCs(TI-ADCs) with the proposed DSC switch's demonstration.This scheme is widely applicable for the clock skew and aperture error calibration demanded in TI-ADCs and SHA-less ADCs. A sampling switch with an embedded digital-to-skew converter(DSC) is presented.The proposed switch eliminates time-interleaved ADCs' skews by adjusting the boosted voltage.A similar bridged capacitors' charge sharing structure is used to minimize the area.The circuit is fabricated in a 0.18μm CMOS process and achieves sub-1 ps resolution and 200 ps timing range at a rate of 100 MS/s.The power consumption is 430μW at maximum.The measurement result also includes a 2-channel 14-bit 100 MS/s time-interleaved ADCs(TI-ADCs) with the proposed DSC switch's demonstration.This scheme is widely applicable for the clock skew and aperture error calibration demanded in TI-ADCs and SHA-less ADCs.
出处 《Journal of Semiconductors》 EI CAS CSCD 2013年第3期76-80,共5页 半导体学报(英文版)
基金 supported by the National Natural Science Foundation of China(No.61006025) the Special Research Funds for Doctoral Program of Higher Education of China(No.20100071110026)
关键词 sample-time error digital-to-skew converter bootstrapped switch calibration time-interleaved sample-time error digital-to-skew converter bootstrapped switch calibration time-interleaved
  • 相关文献

参考文献4

  • 1Straayer M, Perrott M. A multi-path gated ring oscillator TDC with first-order noise shaping. IEEE J Solid-State Circuits, 2009, 44(4): 1089.
  • 2Yu B, Chen C, Zhu Y, et al. A 14-bit 200-ms/s time-interleaved ADC with sample-time error detection and cancelation. IEEE Asian Solid State Circuits Conference (A-SSCC), 2011:349.
  • 3E1-Chammas M, Murmann B. A 12-gs/s 81-mw 5-bit time- interleaved flash ADC with background timing skew calibration. IEEE J Solid-State Circuits, 2011, 46(4): 838.
  • 4Agnes A, Bonizzoni E, Malcovati P, et al. A 9.4-ENOB l V 3.8 uW 100 ks/s SAR ADC with time-domain comparator. Di- gest of Technical Papers, IEEE International Solid-State Circuits Conference, 2008:246.

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部