期刊文献+

VLSI scaling methods and low power CMOS buffer circuit 被引量:1

VLSI scaling methods and low power CMOS buffer circuit
原文传递
导出
摘要 Device scaling is an important part of the very large scale integration (VLSI) design to boost up the success path of VLSI industry, which results in denser and faster integration of the devices. As technology node moves towards the very deep submicron region, leakage current and circuit reliability become the key issues. Both are increasing with the new technology generation and affecting the performance of the overall logic circuit. The VLSI designers must keep the balance in power dissipation and the circuit's performance with scaling of the devices. In this paper, different scaling methods are studied first. These scaling methods are used to identify the effects of those scaling methods on the power dissipation and propagation delay of the CMOS buffer circuit. For mitigating the power dissipation in scaled devices, we have proposed a reliable leakage reduction low power transmission gate (LPTG) approach and tested it on complementary metal oxide semiconductor (CMOS) buffer circuit. All simulation results are taken on HSPICE tool with Berkeley predictive technology model (BPTM) BSIM4 bulk CMOS files. The LPTG CMOS buffer reduces 95.16% power dissipation with 84.20% improvement in figure of merit at 32 nm technology node. Various process, voltage and temperature variations are analyzed for proving the robustness of the proposed approach. Leakage current uncertainty decreases from 0.91 to 0.43 in the CMOS buffer circuit that causes large circuit reliability. Device scaling is an important part of the very large scale integration (VLSI) design to boost up the success path of VLSI industry, which results in denser and faster integration of the devices. As technology node moves towards the very deep submicron region, leakage current and circuit reliability become the key issues. Both are increasing with the new technology generation and affecting the performance of the overall logic circuit. The VLSI designers must keep the balance in power dissipation and the circuit's performance with scaling of the devices. In this paper, different scaling methods are studied first. These scaling methods are used to identify the effects of those scaling methods on the power dissipation and propagation delay of the CMOS buffer circuit. For mitigating the power dissipation in scaled devices, we have proposed a reliable leakage reduction low power transmission gate (LPTG) approach and tested it on complementary metal oxide semiconductor (CMOS) buffer circuit. All simulation results are taken on HSPICE tool with Berkeley predictive technology model (BPTM) BSIM4 bulk CMOS files. The LPTG CMOS buffer reduces 95.16% power dissipation with 84.20% improvement in figure of merit at 32 nm technology node. Various process, voltage and temperature variations are analyzed for proving the robustness of the proposed approach. Leakage current uncertainty decreases from 0.91 to 0.43 in the CMOS buffer circuit that causes large circuit reliability.
出处 《Journal of Semiconductors》 EI CAS CSCD 2013年第9期92-99,共8页 半导体学报(英文版)
关键词 LPTG buffer power dissipation propagation delay SCALING nanoscale CMOS figure of merit LPTG buffer power dissipation propagation delay scaling nanoscale CMOS figure of merit
  • 相关文献

参考文献15

  • 1Agarwal A, Mukhopadhyay S, Raychowdhury A, et al. Leakagepower analysis and reduction for nanoscale circuits. IEEE Micro,2006,26(2): 68.
  • 2Liao W, He L, Lepak K M. Temperature and supply voltageaware performance and power modeling at microarchitecturelevel. IEEE Trans Computer-Aided Design of Integrated Circuitsand Systems, 2005, 24(7): 1042.
  • 3Dhillon Y S, Diril A U, Chatterjee A, et al. Analysis and opti-mization of nanometer CMOS circuits for soft-error tolerance.IEEE Trans Very Large Scale Integration Syst, 2006, 14(5): 514.
  • 4Wong H, Iwai H. On the scaling issues and high-/r replacementof ultrathin gate dielectrics for nanoscale MOS transistors. Mi-croelectron Eng, 2006, 83(10): 1867.
  • 5Lin C H, Haensch W,Oldiges P, et al. Modeling of width-quantization-induced variations in logic FinFETs for 22 nm andbeyond. Digest of Technical Papers, Symposium on VLSI Tech-nology, 2011: 16.
  • 6Kang S M,Leblebici Y. CMOS digital integrated circuits analysisand design. New Delhi: Tata McGraw-Hill, 2003.
  • 7Islam A, Hasan M. Leakage characterization of 10T SRAM cell.IEEE Trans Electron Devices, 2012, 59(3): 631.
  • 8Nayan A N, Yasuhiro T, Toshikazu S. LSI implementation ofa low-power 4 x 4-bit array two-phase clocked adiabatic staticCMOS logic multiplier. Microelectron J,2012, 43(4): 244.
  • 9Elkamma A N, Vemuru S R. Scaling of serially-connected MOStransistors with constant area constraint. Midwest Symposium onCircuits and Systems, 2002: 1515.
  • 10Chandrakasan A P, Brodersen R W. Minimizing power consump-tion in CMOS circuits. Proc IEEE, 1995, 83(4): 498.

引证文献1

相关作者

内容加载中请稍等...

相关机构

内容加载中请稍等...

相关主题

内容加载中请稍等...

浏览历史

内容加载中请稍等...
;
使用帮助 返回顶部